blob: a19fef72d9af87b8fddd12d6e63a9ba839af3f8b [file] [log] [blame]
bellardab93bbe2003-08-10 21:35:13 +00001/*
2 * common defines for all CPUs
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef CPU_DEFS_H
21#define CPU_DEFS_H
22
23#include "config.h"
24#include <setjmp.h>
bellarded1c0bc2004-02-16 22:17:43 +000025#include <inttypes.h>
26#include "osdep.h"
bellardab93bbe2003-08-10 21:35:13 +000027
bellard35b66fc2004-01-24 15:26:06 +000028#ifndef TARGET_LONG_BITS
29#error TARGET_LONG_BITS must be defined before including this header
30#endif
31
bellardab6d9602004-04-25 21:25:15 +000032#ifndef TARGET_PHYS_ADDR_BITS
bellard4f2ac232004-04-26 19:44:02 +000033#if TARGET_LONG_BITS >= HOST_LONG_BITS
bellardab6d9602004-04-25 21:25:15 +000034#define TARGET_PHYS_ADDR_BITS TARGET_LONG_BITS
bellard4f2ac232004-04-26 19:44:02 +000035#else
36#define TARGET_PHYS_ADDR_BITS HOST_LONG_BITS
37#endif
bellardab6d9602004-04-25 21:25:15 +000038#endif
39
bellard35b66fc2004-01-24 15:26:06 +000040#define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
41
bellardab6d9602004-04-25 21:25:15 +000042/* target_ulong is the type of a virtual address */
bellard35b66fc2004-01-24 15:26:06 +000043#if TARGET_LONG_SIZE == 4
44typedef int32_t target_long;
45typedef uint32_t target_ulong;
bellardc27004e2005-01-03 23:35:10 +000046#define TARGET_FMT_lx "%08x"
j_mayerb62b4612007-04-04 07:58:14 +000047#define TARGET_FMT_ld "%d"
bellard35b66fc2004-01-24 15:26:06 +000048#elif TARGET_LONG_SIZE == 8
49typedef int64_t target_long;
50typedef uint64_t target_ulong;
bellard26a76462006-06-25 18:15:32 +000051#define TARGET_FMT_lx "%016" PRIx64
j_mayerb62b4612007-04-04 07:58:14 +000052#define TARGET_FMT_ld "%" PRId64
bellard35b66fc2004-01-24 15:26:06 +000053#else
54#error TARGET_LONG_SIZE undefined
55#endif
56
bellardab6d9602004-04-25 21:25:15 +000057/* target_phys_addr_t is the type of a physical address (its size can
bellard4f2ac232004-04-26 19:44:02 +000058 be different from 'target_ulong'). We have sizeof(target_phys_addr)
59 = max(sizeof(unsigned long),
60 sizeof(size_of_target_physical_address)) because we must pass a
61 host pointer to memory operations in some cases */
62
bellardab6d9602004-04-25 21:25:15 +000063#if TARGET_PHYS_ADDR_BITS == 32
64typedef uint32_t target_phys_addr_t;
j_mayerba13c432007-04-14 12:15:36 +000065#define TARGET_FMT_plx "%08x"
bellardab6d9602004-04-25 21:25:15 +000066#elif TARGET_PHYS_ADDR_BITS == 64
67typedef uint64_t target_phys_addr_t;
j_mayerba13c432007-04-14 12:15:36 +000068#define TARGET_FMT_plx "%016" PRIx64
bellardab6d9602004-04-25 21:25:15 +000069#else
70#error TARGET_PHYS_ADDR_BITS undefined
71#endif
72
bellardff7b8f52005-08-21 09:24:05 +000073/* address in the RAM (different from a physical address) */
74typedef unsigned long ram_addr_t;
75
bellardf193c792004-03-21 17:06:25 +000076#define HOST_LONG_SIZE (HOST_LONG_BITS / 8)
77
bellard2be00712005-07-02 22:09:27 +000078#define EXCP_INTERRUPT 0x10000 /* async interruption */
79#define EXCP_HLT 0x10001 /* hlt instruction reached */
80#define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
bellard5a1e3cf2005-11-23 21:02:53 +000081#define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
bellardab93bbe2003-08-10 21:35:13 +000082#define MAX_BREAKPOINTS 32
pbrook6658ffb2007-03-16 23:58:11 +000083#define MAX_WATCHPOINTS 32
bellardab93bbe2003-08-10 21:35:13 +000084
bellarda316d332005-11-20 10:32:34 +000085#define TB_JMP_CACHE_BITS 12
86#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
87
pbrookb362e5e2006-11-12 20:40:55 +000088/* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
89 addresses on the same page. The top bits are the same. This allows
90 TLB invalidation to quickly clear a subset of the hash table. */
91#define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
92#define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
93#define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
94#define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
95
bellard84b7b8e2005-11-28 21:19:04 +000096#define CPU_TLB_BITS 8
97#define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
bellardab93bbe2003-08-10 21:35:13 +000098
99typedef struct CPUTLBEntry {
bellarddb8d7462003-10-27 21:12:17 +0000100 /* bit 31 to TARGET_PAGE_BITS : virtual address
101 bit TARGET_PAGE_BITS-1..IO_MEM_SHIFT : if non zero, memory io
102 zone number
103 bit 3 : indicates that the entry is invalid
104 bit 2..0 : zero
105 */
bellard84b7b8e2005-11-28 21:19:04 +0000106 target_ulong addr_read;
107 target_ulong addr_write;
108 target_ulong addr_code;
bellarddb8d7462003-10-27 21:12:17 +0000109 /* addend to virtual address to get physical address */
bellard4f2ac232004-04-26 19:44:02 +0000110 target_phys_addr_t addend;
bellardab93bbe2003-08-10 21:35:13 +0000111} CPUTLBEntry;
112
j_mayer6fa4cea2007-04-05 06:43:27 +0000113/* Alpha has 4 different running levels */
114#if defined(TARGET_ALPHA)
115#define NB_MMU_MODES 4
116#elif defined(TARGET_PPC64H) /* PowerPC 64 with hypervisor mode support */
117#define NB_MMU_MODES 3
118#else
119#define NB_MMU_MODES 2
120#endif
121
bellarda316d332005-11-20 10:32:34 +0000122#define CPU_COMMON \
123 struct TranslationBlock *current_tb; /* currently executing TB */ \
124 /* soft mmu support */ \
125 /* in order to avoid passing too many arguments to the memory \
126 write helpers, we store some rarely used information in the CPU \
127 context) */ \
128 unsigned long mem_write_pc; /* host pc at which the memory was \
129 written */ \
130 target_ulong mem_write_vaddr; /* target virtual addr at which the \
131 memory was written */ \
132 /* 0 = kernel, 1 = user */ \
j_mayer6fa4cea2007-04-05 06:43:27 +0000133 CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
bellarda316d332005-11-20 10:32:34 +0000134 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
135 \
136 /* from this point: preserved by CPU reset */ \
137 /* ice debug support */ \
138 target_ulong breakpoints[MAX_BREAKPOINTS]; \
139 int nb_breakpoints; \
140 int singlestep_enabled; \
141 \
pbrook6658ffb2007-03-16 23:58:11 +0000142 struct { \
143 target_ulong vaddr; \
144 int is_ram; \
145 } watchpoint[MAX_WATCHPOINTS]; \
146 int nb_watchpoints; \
147 int watchpoint_hit; \
148 \
bellard6a00d602005-11-21 23:25:50 +0000149 void *next_cpu; /* next CPU sharing TB cache */ \
150 int cpu_index; /* CPU index (informative) */ \
bellarda316d332005-11-20 10:32:34 +0000151 /* user data */ \
152 void *opaque;
153
bellardab93bbe2003-08-10 21:35:13 +0000154#endif