bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 1 | /* |
| 2 | * common defines for all CPUs |
| 3 | * |
| 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
| 17 | * License along with this library; if not, write to the Free Software |
| 18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 19 | */ |
| 20 | #ifndef CPU_DEFS_H |
| 21 | #define CPU_DEFS_H |
| 22 | |
| 23 | #include "config.h" |
| 24 | #include <setjmp.h> |
bellard | ed1c0bc | 2004-02-16 22:17:43 +0000 | [diff] [blame] | 25 | #include <inttypes.h> |
| 26 | #include "osdep.h" |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 27 | |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 28 | #ifndef TARGET_LONG_BITS |
| 29 | #error TARGET_LONG_BITS must be defined before including this header |
| 30 | #endif |
| 31 | |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 32 | #ifndef TARGET_PHYS_ADDR_BITS |
bellard | 4f2ac23 | 2004-04-26 19:44:02 +0000 | [diff] [blame] | 33 | #if TARGET_LONG_BITS >= HOST_LONG_BITS |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 34 | #define TARGET_PHYS_ADDR_BITS TARGET_LONG_BITS |
bellard | 4f2ac23 | 2004-04-26 19:44:02 +0000 | [diff] [blame] | 35 | #else |
| 36 | #define TARGET_PHYS_ADDR_BITS HOST_LONG_BITS |
| 37 | #endif |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 38 | #endif |
| 39 | |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 40 | #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8) |
| 41 | |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 42 | /* target_ulong is the type of a virtual address */ |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 43 | #if TARGET_LONG_SIZE == 4 |
| 44 | typedef int32_t target_long; |
| 45 | typedef uint32_t target_ulong; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 46 | #define TARGET_FMT_lx "%08x" |
j_mayer | b62b461 | 2007-04-04 07:58:14 +0000 | [diff] [blame] | 47 | #define TARGET_FMT_ld "%d" |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 48 | #elif TARGET_LONG_SIZE == 8 |
| 49 | typedef int64_t target_long; |
| 50 | typedef uint64_t target_ulong; |
bellard | 26a7646 | 2006-06-25 18:15:32 +0000 | [diff] [blame] | 51 | #define TARGET_FMT_lx "%016" PRIx64 |
j_mayer | b62b461 | 2007-04-04 07:58:14 +0000 | [diff] [blame] | 52 | #define TARGET_FMT_ld "%" PRId64 |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 53 | #else |
| 54 | #error TARGET_LONG_SIZE undefined |
| 55 | #endif |
| 56 | |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 57 | /* target_phys_addr_t is the type of a physical address (its size can |
bellard | 4f2ac23 | 2004-04-26 19:44:02 +0000 | [diff] [blame] | 58 | be different from 'target_ulong'). We have sizeof(target_phys_addr) |
| 59 | = max(sizeof(unsigned long), |
| 60 | sizeof(size_of_target_physical_address)) because we must pass a |
| 61 | host pointer to memory operations in some cases */ |
| 62 | |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 63 | #if TARGET_PHYS_ADDR_BITS == 32 |
| 64 | typedef uint32_t target_phys_addr_t; |
j_mayer | ba13c43 | 2007-04-14 12:15:36 +0000 | [diff] [blame] | 65 | #define TARGET_FMT_plx "%08x" |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 66 | #elif TARGET_PHYS_ADDR_BITS == 64 |
| 67 | typedef uint64_t target_phys_addr_t; |
j_mayer | ba13c43 | 2007-04-14 12:15:36 +0000 | [diff] [blame] | 68 | #define TARGET_FMT_plx "%016" PRIx64 |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 69 | #else |
| 70 | #error TARGET_PHYS_ADDR_BITS undefined |
| 71 | #endif |
| 72 | |
bellard | ff7b8f5 | 2005-08-21 09:24:05 +0000 | [diff] [blame] | 73 | /* address in the RAM (different from a physical address) */ |
| 74 | typedef unsigned long ram_addr_t; |
| 75 | |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 76 | #define HOST_LONG_SIZE (HOST_LONG_BITS / 8) |
| 77 | |
bellard | 2be0071 | 2005-07-02 22:09:27 +0000 | [diff] [blame] | 78 | #define EXCP_INTERRUPT 0x10000 /* async interruption */ |
| 79 | #define EXCP_HLT 0x10001 /* hlt instruction reached */ |
| 80 | #define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */ |
bellard | 5a1e3cf | 2005-11-23 21:02:53 +0000 | [diff] [blame] | 81 | #define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */ |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 82 | #define MAX_BREAKPOINTS 32 |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 83 | #define MAX_WATCHPOINTS 32 |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 84 | |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 85 | #define TB_JMP_CACHE_BITS 12 |
| 86 | #define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS) |
| 87 | |
pbrook | b362e5e | 2006-11-12 20:40:55 +0000 | [diff] [blame] | 88 | /* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for |
| 89 | addresses on the same page. The top bits are the same. This allows |
| 90 | TLB invalidation to quickly clear a subset of the hash table. */ |
| 91 | #define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2) |
| 92 | #define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS) |
| 93 | #define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1) |
| 94 | #define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE) |
| 95 | |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 96 | #define CPU_TLB_BITS 8 |
| 97 | #define CPU_TLB_SIZE (1 << CPU_TLB_BITS) |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 98 | |
| 99 | typedef struct CPUTLBEntry { |
bellard | db8d746 | 2003-10-27 21:12:17 +0000 | [diff] [blame] | 100 | /* bit 31 to TARGET_PAGE_BITS : virtual address |
| 101 | bit TARGET_PAGE_BITS-1..IO_MEM_SHIFT : if non zero, memory io |
| 102 | zone number |
| 103 | bit 3 : indicates that the entry is invalid |
| 104 | bit 2..0 : zero |
| 105 | */ |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 106 | target_ulong addr_read; |
| 107 | target_ulong addr_write; |
| 108 | target_ulong addr_code; |
bellard | db8d746 | 2003-10-27 21:12:17 +0000 | [diff] [blame] | 109 | /* addend to virtual address to get physical address */ |
bellard | 4f2ac23 | 2004-04-26 19:44:02 +0000 | [diff] [blame] | 110 | target_phys_addr_t addend; |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 111 | } CPUTLBEntry; |
| 112 | |
j_mayer | 6fa4cea | 2007-04-05 06:43:27 +0000 | [diff] [blame] | 113 | /* Alpha has 4 different running levels */ |
| 114 | #if defined(TARGET_ALPHA) |
| 115 | #define NB_MMU_MODES 4 |
| 116 | #elif defined(TARGET_PPC64H) /* PowerPC 64 with hypervisor mode support */ |
| 117 | #define NB_MMU_MODES 3 |
| 118 | #else |
| 119 | #define NB_MMU_MODES 2 |
| 120 | #endif |
| 121 | |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 122 | #define CPU_COMMON \ |
| 123 | struct TranslationBlock *current_tb; /* currently executing TB */ \ |
| 124 | /* soft mmu support */ \ |
| 125 | /* in order to avoid passing too many arguments to the memory \ |
| 126 | write helpers, we store some rarely used information in the CPU \ |
| 127 | context) */ \ |
| 128 | unsigned long mem_write_pc; /* host pc at which the memory was \ |
| 129 | written */ \ |
| 130 | target_ulong mem_write_vaddr; /* target virtual addr at which the \ |
| 131 | memory was written */ \ |
| 132 | /* 0 = kernel, 1 = user */ \ |
j_mayer | 6fa4cea | 2007-04-05 06:43:27 +0000 | [diff] [blame] | 133 | CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 134 | struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \ |
| 135 | \ |
| 136 | /* from this point: preserved by CPU reset */ \ |
| 137 | /* ice debug support */ \ |
| 138 | target_ulong breakpoints[MAX_BREAKPOINTS]; \ |
| 139 | int nb_breakpoints; \ |
| 140 | int singlestep_enabled; \ |
| 141 | \ |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 142 | struct { \ |
| 143 | target_ulong vaddr; \ |
| 144 | int is_ram; \ |
| 145 | } watchpoint[MAX_WATCHPOINTS]; \ |
| 146 | int nb_watchpoints; \ |
| 147 | int watchpoint_hit; \ |
| 148 | \ |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 149 | void *next_cpu; /* next CPU sharing TB cache */ \ |
| 150 | int cpu_index; /* CPU index (informative) */ \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 151 | /* user data */ \ |
| 152 | void *opaque; |
| 153 | |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 154 | #endif |