bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 1 | /* |
| 2 | * QEMU DMA emulation |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 3 | * |
| 4 | * Copyright (c) 2003-2004 Vassili Karpov (malc) |
| 5 | * |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 7 | * of this software and associated documentation files (the "Software"), to deal |
| 8 | * in the Software without restriction, including without limitation the rights |
| 9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 10 | * copies of the Software, and to permit persons to whom the Software is |
| 11 | * furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 22 | * THE SOFTWARE. |
| 23 | */ |
bellard | 16d17fd | 2004-01-05 00:05:50 +0000 | [diff] [blame] | 24 | #include "vl.h" |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 25 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 26 | /* #define DEBUG_DMA */ |
bellard | 7ebb5e4 | 2004-06-07 20:51:58 +0000 | [diff] [blame] | 27 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 28 | #define dolog(...) fprintf (stderr, "dma: " __VA_ARGS__) |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 29 | #ifdef DEBUG_DMA |
| 30 | #define lwarn(...) fprintf (stderr, "dma: " __VA_ARGS__) |
| 31 | #define linfo(...) fprintf (stderr, "dma: " __VA_ARGS__) |
| 32 | #define ldebug(...) fprintf (stderr, "dma: " __VA_ARGS__) |
| 33 | #else |
| 34 | #define lwarn(...) |
| 35 | #define linfo(...) |
| 36 | #define ldebug(...) |
| 37 | #endif |
| 38 | |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 39 | #define LENOFA(a) ((int) (sizeof(a)/sizeof(a[0]))) |
| 40 | |
| 41 | struct dma_regs { |
| 42 | int now[2]; |
| 43 | uint16_t base[2]; |
| 44 | uint8_t mode; |
| 45 | uint8_t page; |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 46 | uint8_t pageh; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 47 | uint8_t dack; |
| 48 | uint8_t eop; |
bellard | 16f6243 | 2004-02-25 23:25:55 +0000 | [diff] [blame] | 49 | DMA_transfer_handler transfer_handler; |
| 50 | void *opaque; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 51 | }; |
| 52 | |
| 53 | #define ADDR 0 |
| 54 | #define COUNT 1 |
| 55 | |
| 56 | static struct dma_cont { |
| 57 | uint8_t status; |
| 58 | uint8_t command; |
| 59 | uint8_t mask; |
| 60 | uint8_t flip_flop; |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 61 | int dshift; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 62 | struct dma_regs regs[4]; |
| 63 | } dma_controllers[2]; |
| 64 | |
| 65 | enum { |
bellard | e875c40 | 2004-11-14 17:30:35 +0000 | [diff] [blame] | 66 | CMD_MEMORY_TO_MEMORY = 0x01, |
| 67 | CMD_FIXED_ADDRESS = 0x02, |
| 68 | CMD_BLOCK_CONTROLLER = 0x04, |
| 69 | CMD_COMPRESSED_TIME = 0x08, |
| 70 | CMD_CYCLIC_PRIORITY = 0x10, |
| 71 | CMD_EXTENDED_WRITE = 0x20, |
| 72 | CMD_LOW_DREQ = 0x40, |
| 73 | CMD_LOW_DACK = 0x80, |
| 74 | CMD_NOT_SUPPORTED = CMD_MEMORY_TO_MEMORY | CMD_FIXED_ADDRESS |
| 75 | | CMD_COMPRESSED_TIME | CMD_CYCLIC_PRIORITY | CMD_EXTENDED_WRITE |
| 76 | | CMD_LOW_DREQ | CMD_LOW_DACK |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 77 | |
| 78 | }; |
| 79 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 80 | static int channels[8] = {-1, 2, 3, 1, -1, -1, -1, 0}; |
| 81 | |
bellard | 7d977de | 2004-03-14 21:41:34 +0000 | [diff] [blame] | 82 | static void write_page (void *opaque, uint32_t nport, uint32_t data) |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 83 | { |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 84 | struct dma_cont *d = opaque; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 85 | int ichan; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 86 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 87 | ichan = channels[nport & 7]; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 88 | if (-1 == ichan) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 89 | dolog ("invalid channel %#x %#x\n", nport, data); |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 90 | return; |
| 91 | } |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 92 | d->regs[ichan].page = data; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 93 | } |
| 94 | |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 95 | static void write_pageh (void *opaque, uint32_t nport, uint32_t data) |
| 96 | { |
| 97 | struct dma_cont *d = opaque; |
| 98 | int ichan; |
| 99 | |
| 100 | ichan = channels[nport & 7]; |
| 101 | if (-1 == ichan) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 102 | dolog ("invalid channel %#x %#x\n", nport, data); |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 103 | return; |
| 104 | } |
| 105 | d->regs[ichan].pageh = data; |
| 106 | } |
| 107 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 108 | static uint32_t read_page (void *opaque, uint32_t nport) |
| 109 | { |
| 110 | struct dma_cont *d = opaque; |
| 111 | int ichan; |
| 112 | |
| 113 | ichan = channels[nport & 7]; |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 114 | if (-1 == ichan) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 115 | dolog ("invalid channel read %#x\n", nport); |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 116 | return 0; |
| 117 | } |
| 118 | return d->regs[ichan].page; |
| 119 | } |
| 120 | |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 121 | static uint32_t read_pageh (void *opaque, uint32_t nport) |
| 122 | { |
| 123 | struct dma_cont *d = opaque; |
| 124 | int ichan; |
| 125 | |
| 126 | ichan = channels[nport & 7]; |
| 127 | if (-1 == ichan) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 128 | dolog ("invalid channel read %#x\n", nport); |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 129 | return 0; |
| 130 | } |
| 131 | return d->regs[ichan].pageh; |
| 132 | } |
| 133 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 134 | static inline void init_chan (struct dma_cont *d, int ichan) |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 135 | { |
| 136 | struct dma_regs *r; |
| 137 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 138 | r = d->regs + ichan; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 139 | r->now[ADDR] = r->base[ADDR] << d->dshift; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 140 | r->now[COUNT] = 0; |
| 141 | } |
| 142 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 143 | static inline int getff (struct dma_cont *d) |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 144 | { |
| 145 | int ff; |
| 146 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 147 | ff = d->flip_flop; |
| 148 | d->flip_flop = !ff; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 149 | return ff; |
| 150 | } |
| 151 | |
bellard | 7d977de | 2004-03-14 21:41:34 +0000 | [diff] [blame] | 152 | static uint32_t read_chan (void *opaque, uint32_t nport) |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 153 | { |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 154 | struct dma_cont *d = opaque; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 155 | int ichan, nreg, iport, ff, val, dir; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 156 | struct dma_regs *r; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 157 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 158 | iport = (nport >> d->dshift) & 0x0f; |
| 159 | ichan = iport >> 1; |
| 160 | nreg = iport & 1; |
| 161 | r = d->regs + ichan; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 162 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 163 | dir = ((r->mode >> 5) & 1) ? -1 : 1; |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 164 | ff = getff (d); |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 165 | if (nreg) |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 166 | val = (r->base[COUNT] << d->dshift) - r->now[COUNT]; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 167 | else |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 168 | val = r->now[ADDR] + r->now[COUNT] * dir; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 169 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 170 | ldebug ("read_chan %#x -> %d\n", iport, val); |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 171 | return (val >> (d->dshift + (ff << 3))) & 0xff; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 172 | } |
| 173 | |
bellard | 7d977de | 2004-03-14 21:41:34 +0000 | [diff] [blame] | 174 | static void write_chan (void *opaque, uint32_t nport, uint32_t data) |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 175 | { |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 176 | struct dma_cont *d = opaque; |
| 177 | int iport, ichan, nreg; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 178 | struct dma_regs *r; |
| 179 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 180 | iport = (nport >> d->dshift) & 0x0f; |
| 181 | ichan = iport >> 1; |
| 182 | nreg = iport & 1; |
| 183 | r = d->regs + ichan; |
| 184 | if (getff (d)) { |
bellard | 3504fe1 | 2004-01-19 21:11:02 +0000 | [diff] [blame] | 185 | r->base[nreg] = (r->base[nreg] & 0xff) | ((data << 8) & 0xff00); |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 186 | init_chan (d, ichan); |
bellard | 3504fe1 | 2004-01-19 21:11:02 +0000 | [diff] [blame] | 187 | } else { |
| 188 | r->base[nreg] = (r->base[nreg] & 0xff00) | (data & 0xff); |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 189 | } |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 190 | } |
| 191 | |
bellard | 7d977de | 2004-03-14 21:41:34 +0000 | [diff] [blame] | 192 | static void write_cont (void *opaque, uint32_t nport, uint32_t data) |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 193 | { |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 194 | struct dma_cont *d = opaque; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 195 | int iport, ichan = 0; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 196 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 197 | iport = (nport >> d->dshift) & 0x0f; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 198 | switch (iport) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 199 | case 0x08: /* command */ |
bellard | df475d1 | 2004-04-12 19:07:27 +0000 | [diff] [blame] | 200 | if ((data != 0) && (data & CMD_NOT_SUPPORTED)) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 201 | dolog ("command %#x not supported\n", data); |
bellard | df475d1 | 2004-04-12 19:07:27 +0000 | [diff] [blame] | 202 | return; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 203 | } |
| 204 | d->command = data; |
| 205 | break; |
| 206 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 207 | case 0x09: |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 208 | ichan = data & 3; |
| 209 | if (data & 4) { |
| 210 | d->status |= 1 << (ichan + 4); |
| 211 | } |
| 212 | else { |
| 213 | d->status &= ~(1 << (ichan + 4)); |
| 214 | } |
| 215 | d->status &= ~(1 << ichan); |
| 216 | break; |
| 217 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 218 | case 0x0a: /* single mask */ |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 219 | if (data & 4) |
| 220 | d->mask |= 1 << (data & 3); |
| 221 | else |
| 222 | d->mask &= ~(1 << (data & 3)); |
| 223 | break; |
| 224 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 225 | case 0x0b: /* mode */ |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 226 | { |
bellard | 16d17fd | 2004-01-05 00:05:50 +0000 | [diff] [blame] | 227 | ichan = data & 3; |
| 228 | #ifdef DEBUG_DMA |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 229 | { |
| 230 | int op, ai, dir, opmode; |
bellard | e875c40 | 2004-11-14 17:30:35 +0000 | [diff] [blame] | 231 | op = (data >> 2) & 3; |
| 232 | ai = (data >> 4) & 1; |
| 233 | dir = (data >> 5) & 1; |
| 234 | opmode = (data >> 6) & 3; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 235 | |
bellard | e875c40 | 2004-11-14 17:30:35 +0000 | [diff] [blame] | 236 | linfo ("ichan %d, op %d, ai %d, dir %d, opmode %d\n", |
| 237 | ichan, op, ai, dir, opmode); |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 238 | } |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 239 | #endif |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 240 | d->regs[ichan].mode = data; |
| 241 | break; |
| 242 | } |
| 243 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 244 | case 0x0c: /* clear flip flop */ |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 245 | d->flip_flop = 0; |
| 246 | break; |
| 247 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 248 | case 0x0d: /* reset */ |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 249 | d->flip_flop = 0; |
| 250 | d->mask = ~0; |
| 251 | d->status = 0; |
| 252 | d->command = 0; |
| 253 | break; |
| 254 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 255 | case 0x0e: /* clear mask for all channels */ |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 256 | d->mask = 0; |
| 257 | break; |
| 258 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 259 | case 0x0f: /* write mask for all channels */ |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 260 | d->mask = data; |
| 261 | break; |
| 262 | |
| 263 | default: |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 264 | dolog ("unknown iport %#x\n", iport); |
bellard | df475d1 | 2004-04-12 19:07:27 +0000 | [diff] [blame] | 265 | break; |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 266 | } |
| 267 | |
bellard | 16d17fd | 2004-01-05 00:05:50 +0000 | [diff] [blame] | 268 | #ifdef DEBUG_DMA |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 269 | if (0xc != iport) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 270 | linfo ("write_cont: nport %#06x, ichan % 2d, val %#06x\n", |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 271 | nport, ichan, data); |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 272 | } |
| 273 | #endif |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 274 | } |
| 275 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 276 | static uint32_t read_cont (void *opaque, uint32_t nport) |
| 277 | { |
| 278 | struct dma_cont *d = opaque; |
| 279 | int iport, val; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 280 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 281 | iport = (nport >> d->dshift) & 0x0f; |
| 282 | switch (iport) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 283 | case 0x08: /* status */ |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 284 | val = d->status; |
| 285 | d->status &= 0xf0; |
| 286 | break; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 287 | case 0x0f: /* mask */ |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 288 | val = d->mask; |
| 289 | break; |
| 290 | default: |
| 291 | val = 0; |
| 292 | break; |
| 293 | } |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 294 | |
| 295 | ldebug ("read_cont: nport %#06x, iport %#04x val %#x\n", nport, iport, val); |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 296 | return val; |
| 297 | } |
| 298 | |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 299 | int DMA_get_channel_mode (int nchan) |
| 300 | { |
| 301 | return dma_controllers[nchan > 3].regs[nchan & 3].mode; |
| 302 | } |
| 303 | |
| 304 | void DMA_hold_DREQ (int nchan) |
| 305 | { |
| 306 | int ncont, ichan; |
| 307 | |
| 308 | ncont = nchan > 3; |
| 309 | ichan = nchan & 3; |
| 310 | linfo ("held cont=%d chan=%d\n", ncont, ichan); |
| 311 | dma_controllers[ncont].status |= 1 << (ichan + 4); |
| 312 | } |
| 313 | |
| 314 | void DMA_release_DREQ (int nchan) |
| 315 | { |
| 316 | int ncont, ichan; |
| 317 | |
| 318 | ncont = nchan > 3; |
| 319 | ichan = nchan & 3; |
| 320 | linfo ("released cont=%d chan=%d\n", ncont, ichan); |
| 321 | dma_controllers[ncont].status &= ~(1 << (ichan + 4)); |
| 322 | } |
| 323 | |
| 324 | static void channel_run (int ncont, int ichan) |
| 325 | { |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 326 | int n; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 327 | struct dma_regs *r = &dma_controllers[ncont].regs[ichan]; |
| 328 | #ifdef DEBUG_DMA |
| 329 | int dir, opmode; |
| 330 | |
| 331 | dir = (r->mode >> 5) & 1; |
| 332 | opmode = (r->mode >> 6) & 3; |
| 333 | |
| 334 | if (dir) { |
| 335 | dolog ("DMA in address decrement mode\n"); |
| 336 | } |
| 337 | if (opmode != 1) { |
| 338 | dolog ("DMA not in single mode select %#x\n", opmode); |
| 339 | } |
| 340 | #endif |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 341 | |
| 342 | r = dma_controllers[ncont].regs + ichan; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 343 | n = r->transfer_handler (r->opaque, ichan + (ncont << 2), |
| 344 | r->now[COUNT], (r->base[COUNT] + 1) << ncont); |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 345 | r->now[COUNT] = n; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 346 | ldebug ("dma_pos %d size %d\n", n, (r->base[COUNT] + 1) << ncont); |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 347 | } |
| 348 | |
| 349 | void DMA_run (void) |
| 350 | { |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 351 | struct dma_cont *d; |
| 352 | int icont, ichan; |
| 353 | |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 354 | d = dma_controllers; |
| 355 | |
| 356 | for (icont = 0; icont < 2; icont++, d++) { |
| 357 | for (ichan = 0; ichan < 4; ichan++) { |
| 358 | int mask; |
| 359 | |
| 360 | mask = 1 << ichan; |
| 361 | |
| 362 | if ((0 == (d->mask & mask)) && (0 != (d->status & (mask << 4)))) |
| 363 | channel_run (icont, ichan); |
| 364 | } |
| 365 | } |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 366 | } |
| 367 | |
| 368 | void DMA_register_channel (int nchan, |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 369 | DMA_transfer_handler transfer_handler, |
bellard | 16f6243 | 2004-02-25 23:25:55 +0000 | [diff] [blame] | 370 | void *opaque) |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 371 | { |
| 372 | struct dma_regs *r; |
| 373 | int ichan, ncont; |
| 374 | |
| 375 | ncont = nchan > 3; |
| 376 | ichan = nchan & 3; |
| 377 | |
| 378 | r = dma_controllers[ncont].regs + ichan; |
bellard | 16f6243 | 2004-02-25 23:25:55 +0000 | [diff] [blame] | 379 | r->transfer_handler = transfer_handler; |
| 380 | r->opaque = opaque; |
| 381 | } |
| 382 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 383 | int DMA_read_memory (int nchan, void *buf, int pos, int len) |
| 384 | { |
| 385 | struct dma_regs *r = &dma_controllers[nchan > 3].regs[nchan & 3]; |
| 386 | target_ulong addr = ((r->pageh & 0x7f) << 24) | (r->page << 16) | r->now[ADDR]; |
| 387 | |
| 388 | if (r->mode & 0x20) { |
| 389 | int i; |
| 390 | uint8_t *p = buf; |
| 391 | |
| 392 | cpu_physical_memory_read (addr - pos - len, buf, len); |
| 393 | /* What about 16bit transfers? */ |
| 394 | for (i = 0; i < len >> 1; i++) { |
| 395 | uint8_t b = p[len - i - 1]; |
| 396 | p[i] = b; |
| 397 | } |
| 398 | } |
| 399 | else |
| 400 | cpu_physical_memory_read (addr + pos, buf, len); |
| 401 | |
| 402 | return len; |
| 403 | } |
| 404 | |
| 405 | int DMA_write_memory (int nchan, void *buf, int pos, int len) |
| 406 | { |
| 407 | struct dma_regs *r = &dma_controllers[nchan > 3].regs[nchan & 3]; |
| 408 | target_ulong addr = ((r->pageh & 0x7f) << 24) | (r->page << 16) | r->now[ADDR]; |
| 409 | |
| 410 | if (r->mode & 0x20) { |
| 411 | int i; |
| 412 | uint8_t *p = buf; |
| 413 | |
| 414 | cpu_physical_memory_write (addr - pos - len, buf, len); |
| 415 | /* What about 16bit transfers? */ |
| 416 | for (i = 0; i < len; i++) { |
| 417 | uint8_t b = p[len - i - 1]; |
| 418 | p[i] = b; |
| 419 | } |
| 420 | } |
| 421 | else |
| 422 | cpu_physical_memory_write (addr + pos, buf, len); |
| 423 | |
| 424 | return len; |
| 425 | } |
| 426 | |
bellard | 16f6243 | 2004-02-25 23:25:55 +0000 | [diff] [blame] | 427 | /* request the emulator to transfer a new DMA memory block ASAP */ |
| 428 | void DMA_schedule(int nchan) |
| 429 | { |
| 430 | cpu_interrupt(cpu_single_env, CPU_INTERRUPT_EXIT); |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 431 | } |
| 432 | |
bellard | d7d02e3 | 2004-06-20 12:58:36 +0000 | [diff] [blame] | 433 | static void dma_reset(void *opaque) |
| 434 | { |
| 435 | struct dma_cont *d = opaque; |
| 436 | write_cont (d, (0x0d << d->dshift), 0); |
| 437 | } |
| 438 | |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 439 | /* dshift = 0: 8 bit DMA, 1 = 16 bit DMA */ |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 440 | static void dma_init2(struct dma_cont *d, int base, int dshift, |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 441 | int page_base, int pageh_base) |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 442 | { |
| 443 | const static int page_port_list[] = { 0x1, 0x2, 0x3, 0x7 }; |
| 444 | int i; |
| 445 | |
| 446 | d->dshift = dshift; |
| 447 | for (i = 0; i < 8; i++) { |
| 448 | register_ioport_write (base + (i << dshift), 1, 1, write_chan, d); |
| 449 | register_ioport_read (base + (i << dshift), 1, 1, read_chan, d); |
| 450 | } |
| 451 | for (i = 0; i < LENOFA (page_port_list); i++) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 452 | register_ioport_write (page_base + page_port_list[i], 1, 1, |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 453 | write_page, d); |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 454 | register_ioport_read (page_base + page_port_list[i], 1, 1, |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 455 | read_page, d); |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 456 | if (pageh_base >= 0) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 457 | register_ioport_write (pageh_base + page_port_list[i], 1, 1, |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 458 | write_pageh, d); |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 459 | register_ioport_read (pageh_base + page_port_list[i], 1, 1, |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 460 | read_pageh, d); |
| 461 | } |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 462 | } |
| 463 | for (i = 0; i < 8; i++) { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 464 | register_ioport_write (base + ((i + 8) << dshift), 1, 1, |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 465 | write_cont, d); |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 466 | register_ioport_read (base + ((i + 8) << dshift), 1, 1, |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 467 | read_cont, d); |
| 468 | } |
bellard | d7d02e3 | 2004-06-20 12:58:36 +0000 | [diff] [blame] | 469 | qemu_register_reset(dma_reset, d); |
| 470 | dma_reset(d); |
bellard | 9eb153f | 2004-04-06 22:43:01 +0000 | [diff] [blame] | 471 | } |
| 472 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 473 | static void dma_save (QEMUFile *f, void *opaque) |
| 474 | { |
| 475 | struct dma_cont *d = opaque; |
| 476 | int i; |
| 477 | |
| 478 | /* qemu_put_8s (f, &d->status); */ |
| 479 | qemu_put_8s (f, &d->command); |
| 480 | qemu_put_8s (f, &d->mask); |
| 481 | qemu_put_8s (f, &d->flip_flop); |
| 482 | qemu_put_be32s (f, &d->dshift); |
| 483 | |
| 484 | for (i = 0; i < 4; ++i) { |
| 485 | struct dma_regs *r = &d->regs[i]; |
| 486 | qemu_put_be32s (f, &r->now[0]); |
| 487 | qemu_put_be32s (f, &r->now[1]); |
| 488 | qemu_put_be16s (f, &r->base[0]); |
| 489 | qemu_put_be16s (f, &r->base[1]); |
| 490 | qemu_put_8s (f, &r->mode); |
| 491 | qemu_put_8s (f, &r->page); |
| 492 | qemu_put_8s (f, &r->pageh); |
| 493 | qemu_put_8s (f, &r->dack); |
| 494 | qemu_put_8s (f, &r->eop); |
| 495 | } |
| 496 | } |
| 497 | |
| 498 | static int dma_load (QEMUFile *f, void *opaque, int version_id) |
| 499 | { |
| 500 | struct dma_cont *d = opaque; |
| 501 | int i; |
| 502 | |
| 503 | if (version_id != 1) |
| 504 | return -EINVAL; |
| 505 | |
| 506 | /* qemu_get_8s (f, &d->status); */ |
| 507 | qemu_get_8s (f, &d->command); |
| 508 | qemu_get_8s (f, &d->mask); |
| 509 | qemu_get_8s (f, &d->flip_flop); |
| 510 | qemu_get_be32s (f, &d->dshift); |
| 511 | |
| 512 | for (i = 0; i < 4; ++i) { |
| 513 | struct dma_regs *r = &d->regs[i]; |
| 514 | qemu_get_be32s (f, &r->now[0]); |
| 515 | qemu_get_be32s (f, &r->now[1]); |
| 516 | qemu_get_be16s (f, &r->base[0]); |
| 517 | qemu_get_be16s (f, &r->base[1]); |
| 518 | qemu_get_8s (f, &r->mode); |
| 519 | qemu_get_8s (f, &r->page); |
| 520 | qemu_get_8s (f, &r->pageh); |
| 521 | qemu_get_8s (f, &r->dack); |
| 522 | qemu_get_8s (f, &r->eop); |
| 523 | } |
| 524 | return 0; |
| 525 | } |
| 526 | |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 527 | void DMA_init (int high_page_enable) |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 528 | { |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 529 | dma_init2(&dma_controllers[0], 0x00, 0, 0x80, |
bellard | b0bda52 | 2004-06-21 16:47:42 +0000 | [diff] [blame] | 530 | high_page_enable ? 0x480 : -1); |
| 531 | dma_init2(&dma_controllers[1], 0xc0, 1, 0x88, |
| 532 | high_page_enable ? 0x488 : -1); |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 533 | register_savevm ("dma", 0, 1, dma_save, dma_load, &dma_controllers[0]); |
| 534 | register_savevm ("dma", 1, 1, dma_save, dma_load, &dma_controllers[1]); |
bellard | 2750332 | 2003-11-13 01:46:15 +0000 | [diff] [blame] | 535 | } |