pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Arm PrimeCell PL061 General Purpose IO with additional |
| 3 | * Luminary Micro Stellaris bits. |
| 4 | * |
| 5 | * Copyright (c) 2007 CodeSourcery. |
| 6 | * Written by Paul Brook |
| 7 | * |
Matthew Fernandez | 8e31bf3 | 2011-06-26 12:21:35 +1000 | [diff] [blame] | 8 | * This code is licensed under the GPL. |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
Paul Brook | 40905a6 | 2009-06-03 15:16:49 +0100 | [diff] [blame] | 11 | #include "sysbus.h" |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 12 | |
| 13 | //#define DEBUG_PL061 1 |
| 14 | |
| 15 | #ifdef DEBUG_PL061 |
Blue Swirl | 001faf3 | 2009-05-13 17:53:17 +0000 | [diff] [blame] | 16 | #define DPRINTF(fmt, ...) \ |
| 17 | do { printf("pl061: " fmt , ## __VA_ARGS__); } while (0) |
| 18 | #define BADF(fmt, ...) \ |
| 19 | do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__); exit(1);} while (0) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 20 | #else |
Blue Swirl | 001faf3 | 2009-05-13 17:53:17 +0000 | [diff] [blame] | 21 | #define DPRINTF(fmt, ...) do {} while(0) |
| 22 | #define BADF(fmt, ...) \ |
| 23 | do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__);} while (0) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 24 | #endif |
| 25 | |
| 26 | static const uint8_t pl061_id[12] = |
Peter Maydell | 7063f49 | 2011-02-21 20:57:51 +0000 | [diff] [blame] | 27 | { 0x00, 0x00, 0x00, 0x00, 0x61, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 }; |
| 28 | static const uint8_t pl061_id_luminary[12] = |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 29 | { 0x00, 0x00, 0x00, 0x00, 0x61, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1 }; |
| 30 | |
| 31 | typedef struct { |
Paul Brook | 40905a6 | 2009-06-03 15:16:49 +0100 | [diff] [blame] | 32 | SysBusDevice busdev; |
Avi Kivity | 3cf89f8 | 2011-10-10 17:18:44 +0200 | [diff] [blame] | 33 | MemoryRegion iomem; |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 34 | uint32_t locked; |
| 35 | uint32_t data; |
| 36 | uint32_t old_data; |
| 37 | uint32_t dir; |
| 38 | uint32_t isense; |
| 39 | uint32_t ibe; |
| 40 | uint32_t iev; |
| 41 | uint32_t im; |
| 42 | uint32_t istate; |
| 43 | uint32_t afsel; |
| 44 | uint32_t dr2r; |
| 45 | uint32_t dr4r; |
| 46 | uint32_t dr8r; |
| 47 | uint32_t odr; |
| 48 | uint32_t pur; |
| 49 | uint32_t pdr; |
| 50 | uint32_t slr; |
| 51 | uint32_t den; |
| 52 | uint32_t cr; |
| 53 | uint32_t float_high; |
Peter Maydell | b3aaff1 | 2011-08-03 23:04:49 +0100 | [diff] [blame] | 54 | uint32_t amsel; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 55 | qemu_irq irq; |
| 56 | qemu_irq out[8]; |
Peter Maydell | 7063f49 | 2011-02-21 20:57:51 +0000 | [diff] [blame] | 57 | const unsigned char *id; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 58 | } pl061_state; |
| 59 | |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 60 | static const VMStateDescription vmstate_pl061 = { |
| 61 | .name = "pl061", |
Peter Maydell | b3aaff1 | 2011-08-03 23:04:49 +0100 | [diff] [blame] | 62 | .version_id = 2, |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 63 | .minimum_version_id = 1, |
| 64 | .fields = (VMStateField[]) { |
| 65 | VMSTATE_UINT32(locked, pl061_state), |
| 66 | VMSTATE_UINT32(data, pl061_state), |
| 67 | VMSTATE_UINT32(old_data, pl061_state), |
| 68 | VMSTATE_UINT32(dir, pl061_state), |
| 69 | VMSTATE_UINT32(isense, pl061_state), |
| 70 | VMSTATE_UINT32(ibe, pl061_state), |
| 71 | VMSTATE_UINT32(iev, pl061_state), |
| 72 | VMSTATE_UINT32(im, pl061_state), |
| 73 | VMSTATE_UINT32(istate, pl061_state), |
| 74 | VMSTATE_UINT32(afsel, pl061_state), |
| 75 | VMSTATE_UINT32(dr2r, pl061_state), |
| 76 | VMSTATE_UINT32(dr4r, pl061_state), |
| 77 | VMSTATE_UINT32(dr8r, pl061_state), |
| 78 | VMSTATE_UINT32(odr, pl061_state), |
| 79 | VMSTATE_UINT32(pur, pl061_state), |
| 80 | VMSTATE_UINT32(pdr, pl061_state), |
| 81 | VMSTATE_UINT32(slr, pl061_state), |
| 82 | VMSTATE_UINT32(den, pl061_state), |
| 83 | VMSTATE_UINT32(cr, pl061_state), |
| 84 | VMSTATE_UINT32(float_high, pl061_state), |
Peter Maydell | b3aaff1 | 2011-08-03 23:04:49 +0100 | [diff] [blame] | 85 | VMSTATE_UINT32_V(amsel, pl061_state, 2), |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 86 | VMSTATE_END_OF_LIST() |
| 87 | } |
| 88 | }; |
| 89 | |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 90 | static void pl061_update(pl061_state *s) |
| 91 | { |
| 92 | uint8_t changed; |
| 93 | uint8_t mask; |
pbrook | 775616c | 2007-11-24 23:35:08 +0000 | [diff] [blame] | 94 | uint8_t out; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 95 | int i; |
| 96 | |
pbrook | 775616c | 2007-11-24 23:35:08 +0000 | [diff] [blame] | 97 | /* Outputs float high. */ |
| 98 | /* FIXME: This is board dependent. */ |
| 99 | out = (s->data & s->dir) | ~s->dir; |
| 100 | changed = s->old_data ^ out; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 101 | if (!changed) |
| 102 | return; |
| 103 | |
pbrook | 775616c | 2007-11-24 23:35:08 +0000 | [diff] [blame] | 104 | s->old_data = out; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 105 | for (i = 0; i < 8; i++) { |
| 106 | mask = 1 << i; |
Peter Maydell | b78c2b3 | 2011-11-09 20:04:54 +0000 | [diff] [blame] | 107 | if (changed & mask) { |
pbrook | 775616c | 2007-11-24 23:35:08 +0000 | [diff] [blame] | 108 | DPRINTF("Set output %d = %d\n", i, (out & mask) != 0); |
| 109 | qemu_set_irq(s->out[i], (out & mask) != 0); |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 110 | } |
| 111 | } |
| 112 | |
| 113 | /* FIXME: Implement input interrupts. */ |
| 114 | } |
| 115 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 116 | static uint64_t pl061_read(void *opaque, hwaddr offset, |
Avi Kivity | 3cf89f8 | 2011-10-10 17:18:44 +0200 | [diff] [blame] | 117 | unsigned size) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 118 | { |
| 119 | pl061_state *s = (pl061_state *)opaque; |
| 120 | |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 121 | if (offset >= 0xfd0 && offset < 0x1000) { |
Peter Maydell | 7063f49 | 2011-02-21 20:57:51 +0000 | [diff] [blame] | 122 | return s->id[(offset - 0xfd0) >> 2]; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 123 | } |
| 124 | if (offset < 0x400) { |
| 125 | return s->data & (offset >> 2); |
| 126 | } |
| 127 | switch (offset) { |
| 128 | case 0x400: /* Direction */ |
| 129 | return s->dir; |
| 130 | case 0x404: /* Interrupt sense */ |
| 131 | return s->isense; |
| 132 | case 0x408: /* Interrupt both edges */ |
| 133 | return s->ibe; |
Stefan Weil | ff2712b | 2011-04-28 17:20:35 +0200 | [diff] [blame] | 134 | case 0x40c: /* Interrupt event */ |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 135 | return s->iev; |
| 136 | case 0x410: /* Interrupt mask */ |
| 137 | return s->im; |
| 138 | case 0x414: /* Raw interrupt status */ |
| 139 | return s->istate; |
| 140 | case 0x418: /* Masked interrupt status */ |
| 141 | return s->istate | s->im; |
| 142 | case 0x420: /* Alternate function select */ |
| 143 | return s->afsel; |
| 144 | case 0x500: /* 2mA drive */ |
| 145 | return s->dr2r; |
| 146 | case 0x504: /* 4mA drive */ |
| 147 | return s->dr4r; |
| 148 | case 0x508: /* 8mA drive */ |
| 149 | return s->dr8r; |
| 150 | case 0x50c: /* Open drain */ |
| 151 | return s->odr; |
| 152 | case 0x510: /* Pull-up */ |
| 153 | return s->pur; |
| 154 | case 0x514: /* Pull-down */ |
| 155 | return s->pdr; |
| 156 | case 0x518: /* Slew rate control */ |
| 157 | return s->slr; |
| 158 | case 0x51c: /* Digital enable */ |
| 159 | return s->den; |
| 160 | case 0x520: /* Lock */ |
| 161 | return s->locked; |
| 162 | case 0x524: /* Commit */ |
| 163 | return s->cr; |
Peter Maydell | b3aaff1 | 2011-08-03 23:04:49 +0100 | [diff] [blame] | 164 | case 0x528: /* Analog mode select */ |
| 165 | return s->amsel; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 166 | default: |
Peter Maydell | abff909 | 2012-10-30 07:45:09 +0000 | [diff] [blame] | 167 | qemu_log_mask(LOG_GUEST_ERROR, |
| 168 | "pl061_read: Bad offset %x\n", (int)offset); |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 169 | return 0; |
| 170 | } |
| 171 | } |
| 172 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 173 | static void pl061_write(void *opaque, hwaddr offset, |
Avi Kivity | 3cf89f8 | 2011-10-10 17:18:44 +0200 | [diff] [blame] | 174 | uint64_t value, unsigned size) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 175 | { |
| 176 | pl061_state *s = (pl061_state *)opaque; |
| 177 | uint8_t mask; |
| 178 | |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 179 | if (offset < 0x400) { |
| 180 | mask = (offset >> 2) & s->dir; |
| 181 | s->data = (s->data & ~mask) | (value & mask); |
| 182 | pl061_update(s); |
| 183 | return; |
| 184 | } |
| 185 | switch (offset) { |
| 186 | case 0x400: /* Direction */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 187 | s->dir = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 188 | break; |
| 189 | case 0x404: /* Interrupt sense */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 190 | s->isense = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 191 | break; |
| 192 | case 0x408: /* Interrupt both edges */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 193 | s->ibe = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 194 | break; |
Stefan Weil | ff2712b | 2011-04-28 17:20:35 +0200 | [diff] [blame] | 195 | case 0x40c: /* Interrupt event */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 196 | s->iev = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 197 | break; |
| 198 | case 0x410: /* Interrupt mask */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 199 | s->im = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 200 | break; |
| 201 | case 0x41c: /* Interrupt clear */ |
| 202 | s->istate &= ~value; |
| 203 | break; |
| 204 | case 0x420: /* Alternate function select */ |
| 205 | mask = s->cr; |
| 206 | s->afsel = (s->afsel & ~mask) | (value & mask); |
| 207 | break; |
| 208 | case 0x500: /* 2mA drive */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 209 | s->dr2r = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 210 | break; |
| 211 | case 0x504: /* 4mA drive */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 212 | s->dr4r = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 213 | break; |
| 214 | case 0x508: /* 8mA drive */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 215 | s->dr8r = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 216 | break; |
| 217 | case 0x50c: /* Open drain */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 218 | s->odr = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 219 | break; |
| 220 | case 0x510: /* Pull-up */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 221 | s->pur = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 222 | break; |
| 223 | case 0x514: /* Pull-down */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 224 | s->pdr = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 225 | break; |
| 226 | case 0x518: /* Slew rate control */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 227 | s->slr = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 228 | break; |
| 229 | case 0x51c: /* Digital enable */ |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 230 | s->den = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 231 | break; |
| 232 | case 0x520: /* Lock */ |
| 233 | s->locked = (value != 0xacce551); |
| 234 | break; |
| 235 | case 0x524: /* Commit */ |
| 236 | if (!s->locked) |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 237 | s->cr = value & 0xff; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 238 | break; |
Peter Maydell | b3aaff1 | 2011-08-03 23:04:49 +0100 | [diff] [blame] | 239 | case 0x528: |
| 240 | s->amsel = value & 0xff; |
| 241 | break; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 242 | default: |
Peter Maydell | abff909 | 2012-10-30 07:45:09 +0000 | [diff] [blame] | 243 | qemu_log_mask(LOG_GUEST_ERROR, |
| 244 | "pl061_write: Bad offset %x\n", (int)offset); |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 245 | } |
| 246 | pl061_update(s); |
| 247 | } |
| 248 | |
| 249 | static void pl061_reset(pl061_state *s) |
| 250 | { |
| 251 | s->locked = 1; |
| 252 | s->cr = 0xff; |
| 253 | } |
| 254 | |
pbrook | 9596ebb | 2007-11-18 01:44:38 +0000 | [diff] [blame] | 255 | static void pl061_set_irq(void * opaque, int irq, int level) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 256 | { |
| 257 | pl061_state *s = (pl061_state *)opaque; |
| 258 | uint8_t mask; |
| 259 | |
| 260 | mask = 1 << irq; |
| 261 | if ((s->dir & mask) == 0) { |
| 262 | s->data &= ~mask; |
| 263 | if (level) |
| 264 | s->data |= mask; |
| 265 | pl061_update(s); |
| 266 | } |
| 267 | } |
| 268 | |
Avi Kivity | 3cf89f8 | 2011-10-10 17:18:44 +0200 | [diff] [blame] | 269 | static const MemoryRegionOps pl061_ops = { |
| 270 | .read = pl061_read, |
| 271 | .write = pl061_write, |
| 272 | .endianness = DEVICE_NATIVE_ENDIAN, |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 273 | }; |
| 274 | |
Peter Maydell | 7063f49 | 2011-02-21 20:57:51 +0000 | [diff] [blame] | 275 | static int pl061_init(SysBusDevice *dev, const unsigned char *id) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 276 | { |
Paul Brook | 40905a6 | 2009-06-03 15:16:49 +0100 | [diff] [blame] | 277 | pl061_state *s = FROM_SYSBUS(pl061_state, dev); |
Peter Maydell | 7063f49 | 2011-02-21 20:57:51 +0000 | [diff] [blame] | 278 | s->id = id; |
Avi Kivity | 3cf89f8 | 2011-10-10 17:18:44 +0200 | [diff] [blame] | 279 | memory_region_init_io(&s->iomem, &pl061_ops, s, "pl061", 0x1000); |
Avi Kivity | 750ecd4 | 2011-11-27 11:38:10 +0200 | [diff] [blame] | 280 | sysbus_init_mmio(dev, &s->iomem); |
Paul Brook | 40905a6 | 2009-06-03 15:16:49 +0100 | [diff] [blame] | 281 | sysbus_init_irq(dev, &s->irq); |
| 282 | qdev_init_gpio_in(&dev->qdev, pl061_set_irq, 8); |
| 283 | qdev_init_gpio_out(&dev->qdev, s->out, 8); |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 284 | pl061_reset(s); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 285 | return 0; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 286 | } |
Paul Brook | 40905a6 | 2009-06-03 15:16:49 +0100 | [diff] [blame] | 287 | |
Peter Maydell | 7063f49 | 2011-02-21 20:57:51 +0000 | [diff] [blame] | 288 | static int pl061_init_luminary(SysBusDevice *dev) |
| 289 | { |
| 290 | return pl061_init(dev, pl061_id_luminary); |
| 291 | } |
| 292 | |
| 293 | static int pl061_init_arm(SysBusDevice *dev) |
| 294 | { |
| 295 | return pl061_init(dev, pl061_id); |
| 296 | } |
| 297 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 298 | static void pl061_class_init(ObjectClass *klass, void *data) |
| 299 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 300 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 301 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
| 302 | |
| 303 | k->init = pl061_init_arm; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 304 | dc->vmsd = &vmstate_pl061; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 305 | } |
| 306 | |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 307 | static TypeInfo pl061_info = { |
| 308 | .name = "pl061", |
| 309 | .parent = TYPE_SYS_BUS_DEVICE, |
| 310 | .instance_size = sizeof(pl061_state), |
| 311 | .class_init = pl061_class_init, |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 312 | }; |
| 313 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 314 | static void pl061_luminary_class_init(ObjectClass *klass, void *data) |
| 315 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 316 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 317 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
| 318 | |
| 319 | k->init = pl061_init_luminary; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 320 | dc->vmsd = &vmstate_pl061; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 321 | } |
| 322 | |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 323 | static TypeInfo pl061_luminary_info = { |
| 324 | .name = "pl061_luminary", |
| 325 | .parent = TYPE_SYS_BUS_DEVICE, |
| 326 | .instance_size = sizeof(pl061_state), |
| 327 | .class_init = pl061_luminary_class_init, |
Peter Maydell | a35faa9 | 2011-08-03 23:13:45 +0100 | [diff] [blame] | 328 | }; |
| 329 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 330 | static void pl061_register_types(void) |
Paul Brook | 40905a6 | 2009-06-03 15:16:49 +0100 | [diff] [blame] | 331 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 332 | type_register_static(&pl061_info); |
| 333 | type_register_static(&pl061_luminary_info); |
Paul Brook | 40905a6 | 2009-06-03 15:16:49 +0100 | [diff] [blame] | 334 | } |
| 335 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 336 | type_init(pl061_register_types) |