blob: f9a6014f4e0c79dc636e0341ed6b5514d10b3bee [file] [log] [blame]
bellarde89f66e2003-08-04 23:30:47 +00001/*
bellard4fa0f5d2004-02-06 19:47:52 +00002 * QEMU VGA Emulator.
ths5fafdf22007-09-16 21:08:06 +00003 *
bellarde89f66e2003-08-04 23:30:47 +00004 * Copyright (c) 2003 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
bellarde89f66e2003-08-04 23:30:47 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
pbrook87ecb682007-11-17 17:14:51 +000024#include "hw.h"
25#include "console.h"
26#include "pc.h"
27#include "pci.h"
bellard798b0c22004-06-05 10:30:49 +000028#include "vga_int.h"
blueswir194470842007-06-10 16:06:20 +000029#include "pixel_ops.h"
malccb5a7aa2008-09-28 00:42:12 +000030#include "qemu-timer.h"
bellarde89f66e2003-08-04 23:30:47 +000031
bellarde89f66e2003-08-04 23:30:47 +000032//#define DEBUG_VGA
bellard17b00182003-08-08 23:50:57 +000033//#define DEBUG_VGA_MEM
bellarda41bc9a2004-01-04 15:55:00 +000034//#define DEBUG_VGA_REG
35
bellard4fa0f5d2004-02-06 19:47:52 +000036//#define DEBUG_BOCHS_VBE
37
bellarde89f66e2003-08-04 23:30:47 +000038/* force some bits to zero */
bellard798b0c22004-06-05 10:30:49 +000039const uint8_t sr_mask[8] = {
blueswir19e622b12009-03-07 15:46:23 +000040 0x03,
41 0x3d,
42 0x0f,
43 0x3f,
44 0x0e,
45 0x00,
46 0x00,
47 0xff,
bellarde89f66e2003-08-04 23:30:47 +000048};
49
bellard798b0c22004-06-05 10:30:49 +000050const uint8_t gr_mask[16] = {
blueswir19e622b12009-03-07 15:46:23 +000051 0x0f, /* 0x00 */
52 0x0f, /* 0x01 */
53 0x0f, /* 0x02 */
54 0x1f, /* 0x03 */
55 0x03, /* 0x04 */
56 0x7b, /* 0x05 */
57 0x0f, /* 0x06 */
58 0x0f, /* 0x07 */
59 0xff, /* 0x08 */
60 0x00, /* 0x09 */
61 0x00, /* 0x0a */
62 0x00, /* 0x0b */
63 0x00, /* 0x0c */
64 0x00, /* 0x0d */
65 0x00, /* 0x0e */
66 0x00, /* 0x0f */
bellarde89f66e2003-08-04 23:30:47 +000067};
68
69#define cbswap_32(__x) \
70((uint32_t)( \
71 (((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
72 (((uint32_t)(__x) & (uint32_t)0x0000ff00UL) << 8) | \
73 (((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >> 8) | \
74 (((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
75
Juan Quintelae2542fe2009-07-27 16:13:06 +020076#ifdef HOST_WORDS_BIGENDIAN
bellarde89f66e2003-08-04 23:30:47 +000077#define PAT(x) cbswap_32(x)
78#else
79#define PAT(x) (x)
80#endif
81
Juan Quintelae2542fe2009-07-27 16:13:06 +020082#ifdef HOST_WORDS_BIGENDIAN
bellardb8ed2232003-10-30 22:10:22 +000083#define BIG 1
84#else
85#define BIG 0
86#endif
87
Juan Quintelae2542fe2009-07-27 16:13:06 +020088#ifdef HOST_WORDS_BIGENDIAN
bellardb8ed2232003-10-30 22:10:22 +000089#define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
90#else
91#define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
92#endif
93
bellarde89f66e2003-08-04 23:30:47 +000094static const uint32_t mask16[16] = {
95 PAT(0x00000000),
96 PAT(0x000000ff),
97 PAT(0x0000ff00),
98 PAT(0x0000ffff),
99 PAT(0x00ff0000),
100 PAT(0x00ff00ff),
101 PAT(0x00ffff00),
102 PAT(0x00ffffff),
103 PAT(0xff000000),
104 PAT(0xff0000ff),
105 PAT(0xff00ff00),
106 PAT(0xff00ffff),
107 PAT(0xffff0000),
108 PAT(0xffff00ff),
109 PAT(0xffffff00),
110 PAT(0xffffffff),
111};
112
113#undef PAT
114
Juan Quintelae2542fe2009-07-27 16:13:06 +0200115#ifdef HOST_WORDS_BIGENDIAN
bellarde89f66e2003-08-04 23:30:47 +0000116#define PAT(x) (x)
117#else
118#define PAT(x) cbswap_32(x)
119#endif
120
121static const uint32_t dmask16[16] = {
122 PAT(0x00000000),
123 PAT(0x000000ff),
124 PAT(0x0000ff00),
125 PAT(0x0000ffff),
126 PAT(0x00ff0000),
127 PAT(0x00ff00ff),
128 PAT(0x00ffff00),
129 PAT(0x00ffffff),
130 PAT(0xff000000),
131 PAT(0xff0000ff),
132 PAT(0xff00ff00),
133 PAT(0xff00ffff),
134 PAT(0xffff0000),
135 PAT(0xffff00ff),
136 PAT(0xffffff00),
137 PAT(0xffffffff),
138};
139
140static const uint32_t dmask4[4] = {
141 PAT(0x00000000),
142 PAT(0x0000ffff),
143 PAT(0xffff0000),
144 PAT(0xffffffff),
145};
146
147static uint32_t expand4[256];
148static uint16_t expand2[256];
bellard17b00182003-08-08 23:50:57 +0000149static uint8_t expand4to8[16];
bellarde89f66e2003-08-04 23:30:47 +0000150
pbrook95219892006-04-09 01:06:34 +0000151static void vga_screen_dump(void *opaque, const char *filename);
Jan Kiszka2313e992011-09-16 00:47:55 +0200152static const char *screen_dump_filename;
Stefano Stabellini04a52b42009-08-11 16:18:07 +0100153static DisplayChangeListener *screen_dump_dcl;
pbrook95219892006-04-09 01:06:34 +0000154
Jan Kiszka80763882011-08-22 19:12:12 +0200155static void vga_update_memory_access(VGACommonState *s)
156{
157 MemoryRegion *region, *old_region = s->chain4_alias;
158 target_phys_addr_t base, offset, size;
159
160 s->chain4_alias = NULL;
161
162 if ((s->sr[0x02] & 0xf) == 0xf && s->sr[0x04] & 0x08) {
163 offset = 0;
164 switch ((s->gr[6] >> 2) & 3) {
165 case 0:
166 base = 0xa0000;
167 size = 0x20000;
168 break;
169 case 1:
170 base = 0xa0000;
171 size = 0x10000;
172 offset = s->bank_offset;
173 break;
174 case 2:
175 base = 0xb0000;
176 size = 0x8000;
177 break;
178 case 3:
Jan Kiszkaf065aa02011-08-25 11:10:13 +0200179 default:
Jan Kiszka80763882011-08-22 19:12:12 +0200180 base = 0xb8000;
181 size = 0x8000;
182 break;
183 }
Jan Kiszka71579ca2011-09-15 11:26:56 +0200184 base += isa_mem_base;
Jan Kiszka80763882011-08-22 19:12:12 +0200185 region = g_malloc(sizeof(*region));
186 memory_region_init_alias(region, "vga.chain4", &s->vram, offset, size);
187 memory_region_add_subregion_overlap(s->legacy_address_space, base,
188 region, 2);
189 s->chain4_alias = region;
190 }
191 if (old_region) {
192 memory_region_del_subregion(s->legacy_address_space, old_region);
193 memory_region_destroy(old_region);
194 g_free(old_region);
195 s->plane_updated = 0xf;
196 }
197}
198
Juan Quintelacedd91d2009-08-31 16:07:24 +0200199static void vga_dumb_update_retrace_info(VGACommonState *s)
malccb5a7aa2008-09-28 00:42:12 +0000200{
201 (void) s;
202}
203
Juan Quintelacedd91d2009-08-31 16:07:24 +0200204static void vga_precise_update_retrace_info(VGACommonState *s)
malccb5a7aa2008-09-28 00:42:12 +0000205{
206 int htotal_chars;
207 int hretr_start_char;
208 int hretr_skew_chars;
209 int hretr_end_char;
210
211 int vtotal_lines;
212 int vretr_start_line;
213 int vretr_end_line;
214
Blue Swirl7f5b7d32010-04-25 18:58:25 +0000215 int dots;
216#if 0
217 int div2, sldiv2;
218#endif
malccb5a7aa2008-09-28 00:42:12 +0000219 int clocking_mode;
220 int clock_sel;
balrogb0f74c82008-11-12 17:36:08 +0000221 const int clk_hz[] = {25175000, 28322000, 25175000, 25175000};
malccb5a7aa2008-09-28 00:42:12 +0000222 int64_t chars_per_sec;
223 struct vga_precise_retrace *r = &s->retrace_info.precise;
224
225 htotal_chars = s->cr[0x00] + 5;
226 hretr_start_char = s->cr[0x04];
227 hretr_skew_chars = (s->cr[0x05] >> 5) & 3;
228 hretr_end_char = s->cr[0x05] & 0x1f;
229
230 vtotal_lines = (s->cr[0x06]
231 | (((s->cr[0x07] & 1) | ((s->cr[0x07] >> 4) & 2)) << 8)) + 2
232 ;
233 vretr_start_line = s->cr[0x10]
234 | ((((s->cr[0x07] >> 2) & 1) | ((s->cr[0x07] >> 6) & 2)) << 8)
235 ;
236 vretr_end_line = s->cr[0x11] & 0xf;
237
238
malccb5a7aa2008-09-28 00:42:12 +0000239
240 clocking_mode = (s->sr[0x01] >> 3) & 1;
241 clock_sel = (s->msr >> 2) & 3;
malcf87fc092008-09-28 02:43:18 +0000242 dots = (s->msr & 1) ? 8 : 9;
malccb5a7aa2008-09-28 00:42:12 +0000243
balrogb0f74c82008-11-12 17:36:08 +0000244 chars_per_sec = clk_hz[clock_sel] / dots;
malccb5a7aa2008-09-28 00:42:12 +0000245
246 htotal_chars <<= clocking_mode;
247
248 r->total_chars = vtotal_lines * htotal_chars;
malccb5a7aa2008-09-28 00:42:12 +0000249 if (r->freq) {
Juan Quintela6ee093c2009-09-10 03:04:26 +0200250 r->ticks_per_char = get_ticks_per_sec() / (r->total_chars * r->freq);
malccb5a7aa2008-09-28 00:42:12 +0000251 } else {
Juan Quintela6ee093c2009-09-10 03:04:26 +0200252 r->ticks_per_char = get_ticks_per_sec() / chars_per_sec;
malccb5a7aa2008-09-28 00:42:12 +0000253 }
254
255 r->vstart = vretr_start_line;
256 r->vend = r->vstart + vretr_end_line + 1;
257
258 r->hstart = hretr_start_char + hretr_skew_chars;
259 r->hend = r->hstart + hretr_end_char + 1;
260 r->htotal = htotal_chars;
261
malcf87fc092008-09-28 02:43:18 +0000262#if 0
Blue Swirl7f5b7d32010-04-25 18:58:25 +0000263 div2 = (s->cr[0x17] >> 2) & 1;
264 sldiv2 = (s->cr[0x17] >> 3) & 1;
malccb5a7aa2008-09-28 00:42:12 +0000265 printf (
malcf87fc092008-09-28 02:43:18 +0000266 "hz=%f\n"
malccb5a7aa2008-09-28 00:42:12 +0000267 "htotal = %d\n"
268 "hretr_start = %d\n"
269 "hretr_skew = %d\n"
270 "hretr_end = %d\n"
271 "vtotal = %d\n"
272 "vretr_start = %d\n"
273 "vretr_end = %d\n"
274 "div2 = %d sldiv2 = %d\n"
275 "clocking_mode = %d\n"
276 "clock_sel = %d %d\n"
277 "dots = %d\n"
Blue Swirl0bfcd592010-05-22 08:02:12 +0000278 "ticks/char = %" PRId64 "\n"
malccb5a7aa2008-09-28 00:42:12 +0000279 "\n",
Juan Quintela6ee093c2009-09-10 03:04:26 +0200280 (double) get_ticks_per_sec() / (r->ticks_per_char * r->total_chars),
malccb5a7aa2008-09-28 00:42:12 +0000281 htotal_chars,
282 hretr_start_char,
283 hretr_skew_chars,
284 hretr_end_char,
285 vtotal_lines,
286 vretr_start_line,
287 vretr_end_line,
288 div2, sldiv2,
289 clocking_mode,
290 clock_sel,
balrogb0f74c82008-11-12 17:36:08 +0000291 clk_hz[clock_sel],
malccb5a7aa2008-09-28 00:42:12 +0000292 dots,
293 r->ticks_per_char
294 );
295#endif
296}
297
Juan Quintelacedd91d2009-08-31 16:07:24 +0200298static uint8_t vga_precise_retrace(VGACommonState *s)
malccb5a7aa2008-09-28 00:42:12 +0000299{
300 struct vga_precise_retrace *r = &s->retrace_info.precise;
301 uint8_t val = s->st01 & ~(ST01_V_RETRACE | ST01_DISP_ENABLE);
302
303 if (r->total_chars) {
304 int cur_line, cur_line_char, cur_char;
305 int64_t cur_tick;
306
Paolo Bonzini74475452011-03-11 16:47:48 +0100307 cur_tick = qemu_get_clock_ns(vm_clock);
malccb5a7aa2008-09-28 00:42:12 +0000308
309 cur_char = (cur_tick / r->ticks_per_char) % r->total_chars;
310 cur_line = cur_char / r->htotal;
311
312 if (cur_line >= r->vstart && cur_line <= r->vend) {
313 val |= ST01_V_RETRACE | ST01_DISP_ENABLE;
malcf87fc092008-09-28 02:43:18 +0000314 } else {
315 cur_line_char = cur_char % r->htotal;
316 if (cur_line_char >= r->hstart && cur_line_char <= r->hend) {
317 val |= ST01_DISP_ENABLE;
318 }
malccb5a7aa2008-09-28 00:42:12 +0000319 }
320
321 return val;
322 } else {
323 return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
324 }
325}
326
Juan Quintelacedd91d2009-08-31 16:07:24 +0200327static uint8_t vga_dumb_retrace(VGACommonState *s)
malccb5a7aa2008-09-28 00:42:12 +0000328{
329 return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
330}
331
Juan Quintela25a18cb2009-08-31 16:07:19 +0200332int vga_ioport_invalid(VGACommonState *s, uint32_t addr)
333{
334 if (s->msr & MSR_COLOR_EMULATION) {
335 /* Color */
336 return (addr >= 0x3b0 && addr <= 0x3bf);
337 } else {
338 /* Monochrome */
339 return (addr >= 0x3d0 && addr <= 0x3df);
340 }
341}
342
Juan Quintela43bf7822009-08-31 16:07:13 +0200343uint32_t vga_ioport_read(void *opaque, uint32_t addr)
bellarde89f66e2003-08-04 23:30:47 +0000344{
Juan Quintela43bf7822009-08-31 16:07:13 +0200345 VGACommonState *s = opaque;
bellarde89f66e2003-08-04 23:30:47 +0000346 int val, index;
347
Juan Quintela25a18cb2009-08-31 16:07:19 +0200348 if (vga_ioport_invalid(s, addr)) {
bellarde89f66e2003-08-04 23:30:47 +0000349 val = 0xff;
350 } else {
351 switch(addr) {
352 case 0x3c0:
353 if (s->ar_flip_flop == 0) {
354 val = s->ar_index;
355 } else {
356 val = 0;
357 }
358 break;
359 case 0x3c1:
360 index = s->ar_index & 0x1f;
ths5fafdf22007-09-16 21:08:06 +0000361 if (index < 21)
bellarde89f66e2003-08-04 23:30:47 +0000362 val = s->ar[index];
363 else
364 val = 0;
365 break;
366 case 0x3c2:
367 val = s->st00;
368 break;
369 case 0x3c4:
370 val = s->sr_index;
371 break;
372 case 0x3c5:
373 val = s->sr[s->sr_index];
bellarda41bc9a2004-01-04 15:55:00 +0000374#ifdef DEBUG_VGA_REG
375 printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
376#endif
bellarde89f66e2003-08-04 23:30:47 +0000377 break;
378 case 0x3c7:
379 val = s->dac_state;
380 break;
Juan Quintelae9b43ea2009-08-31 16:07:21 +0200381 case 0x3c8:
382 val = s->dac_write_index;
383 break;
bellarde89f66e2003-08-04 23:30:47 +0000384 case 0x3c9:
385 val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
386 if (++s->dac_sub_index == 3) {
387 s->dac_sub_index = 0;
388 s->dac_read_index++;
389 }
390 break;
391 case 0x3ca:
392 val = s->fcr;
393 break;
394 case 0x3cc:
395 val = s->msr;
396 break;
397 case 0x3ce:
398 val = s->gr_index;
399 break;
400 case 0x3cf:
401 val = s->gr[s->gr_index];
bellarda41bc9a2004-01-04 15:55:00 +0000402#ifdef DEBUG_VGA_REG
403 printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
404#endif
bellarde89f66e2003-08-04 23:30:47 +0000405 break;
406 case 0x3b4:
407 case 0x3d4:
408 val = s->cr_index;
409 break;
410 case 0x3b5:
411 case 0x3d5:
412 val = s->cr[s->cr_index];
bellarda41bc9a2004-01-04 15:55:00 +0000413#ifdef DEBUG_VGA_REG
414 printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
415#endif
bellarde89f66e2003-08-04 23:30:47 +0000416 break;
417 case 0x3ba:
418 case 0x3da:
419 /* just toggle to fool polling */
malccb5a7aa2008-09-28 00:42:12 +0000420 val = s->st01 = s->retrace(s);
bellarde89f66e2003-08-04 23:30:47 +0000421 s->ar_flip_flop = 0;
422 break;
423 default:
424 val = 0x00;
425 break;
426 }
427 }
bellard4fa0f5d2004-02-06 19:47:52 +0000428#if defined(DEBUG_VGA)
bellarde89f66e2003-08-04 23:30:47 +0000429 printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
430#endif
431 return val;
432}
433
Juan Quintela43bf7822009-08-31 16:07:13 +0200434void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
bellarde89f66e2003-08-04 23:30:47 +0000435{
Juan Quintela43bf7822009-08-31 16:07:13 +0200436 VGACommonState *s = opaque;
bellard5467a722004-04-25 17:59:00 +0000437 int index;
bellarde89f66e2003-08-04 23:30:47 +0000438
439 /* check port range access depending on color/monochrome mode */
Juan Quintela25a18cb2009-08-31 16:07:19 +0200440 if (vga_ioport_invalid(s, addr)) {
bellarde89f66e2003-08-04 23:30:47 +0000441 return;
Juan Quintela25a18cb2009-08-31 16:07:19 +0200442 }
bellarde89f66e2003-08-04 23:30:47 +0000443#ifdef DEBUG_VGA
444 printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
445#endif
446
447 switch(addr) {
448 case 0x3c0:
449 if (s->ar_flip_flop == 0) {
450 val &= 0x3f;
451 s->ar_index = val;
452 } else {
453 index = s->ar_index & 0x1f;
454 switch(index) {
455 case 0x00 ... 0x0f:
456 s->ar[index] = val & 0x3f;
457 break;
458 case 0x10:
459 s->ar[index] = val & ~0x10;
460 break;
461 case 0x11:
462 s->ar[index] = val;
463 break;
464 case 0x12:
465 s->ar[index] = val & ~0xc0;
466 break;
467 case 0x13:
468 s->ar[index] = val & ~0xf0;
469 break;
470 case 0x14:
471 s->ar[index] = val & ~0xf0;
472 break;
473 default:
474 break;
475 }
476 }
477 s->ar_flip_flop ^= 1;
478 break;
479 case 0x3c2:
480 s->msr = val & ~0x10;
malccb5a7aa2008-09-28 00:42:12 +0000481 s->update_retrace_info(s);
bellarde89f66e2003-08-04 23:30:47 +0000482 break;
483 case 0x3c4:
484 s->sr_index = val & 7;
485 break;
486 case 0x3c5:
bellarda41bc9a2004-01-04 15:55:00 +0000487#ifdef DEBUG_VGA_REG
488 printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
489#endif
bellarde89f66e2003-08-04 23:30:47 +0000490 s->sr[s->sr_index] = val & sr_mask[s->sr_index];
malccb5a7aa2008-09-28 00:42:12 +0000491 if (s->sr_index == 1) s->update_retrace_info(s);
Jan Kiszka80763882011-08-22 19:12:12 +0200492 vga_update_memory_access(s);
bellarde89f66e2003-08-04 23:30:47 +0000493 break;
494 case 0x3c7:
495 s->dac_read_index = val;
496 s->dac_sub_index = 0;
497 s->dac_state = 3;
498 break;
499 case 0x3c8:
500 s->dac_write_index = val;
501 s->dac_sub_index = 0;
502 s->dac_state = 0;
503 break;
504 case 0x3c9:
505 s->dac_cache[s->dac_sub_index] = val;
506 if (++s->dac_sub_index == 3) {
507 memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
508 s->dac_sub_index = 0;
509 s->dac_write_index++;
510 }
511 break;
512 case 0x3ce:
513 s->gr_index = val & 0x0f;
514 break;
515 case 0x3cf:
bellarda41bc9a2004-01-04 15:55:00 +0000516#ifdef DEBUG_VGA_REG
517 printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
518#endif
bellarde89f66e2003-08-04 23:30:47 +0000519 s->gr[s->gr_index] = val & gr_mask[s->gr_index];
Jan Kiszka80763882011-08-22 19:12:12 +0200520 vga_update_memory_access(s);
bellarde89f66e2003-08-04 23:30:47 +0000521 break;
522 case 0x3b4:
523 case 0x3d4:
524 s->cr_index = val;
525 break;
526 case 0x3b5:
527 case 0x3d5:
bellarda41bc9a2004-01-04 15:55:00 +0000528#ifdef DEBUG_VGA_REG
529 printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
530#endif
bellarde89f66e2003-08-04 23:30:47 +0000531 /* handle CR0-7 protection */
bellardf6c958c2004-11-07 22:57:20 +0000532 if ((s->cr[0x11] & 0x80) && s->cr_index <= 7) {
bellarde89f66e2003-08-04 23:30:47 +0000533 /* can always write bit 4 of CR7 */
534 if (s->cr_index == 7)
535 s->cr[7] = (s->cr[7] & ~0x10) | (val & 0x10);
536 return;
537 }
Juan Quintelaa46007a2009-08-31 16:07:23 +0200538 s->cr[s->cr_index] = val;
malccb5a7aa2008-09-28 00:42:12 +0000539
540 switch(s->cr_index) {
541 case 0x00:
542 case 0x04:
543 case 0x05:
544 case 0x06:
545 case 0x07:
546 case 0x11:
547 case 0x17:
548 s->update_retrace_info(s);
549 break;
550 }
bellarde89f66e2003-08-04 23:30:47 +0000551 break;
552 case 0x3ba:
553 case 0x3da:
554 s->fcr = val & 0x10;
555 break;
556 }
557}
558
bellard4fa0f5d2004-02-06 19:47:52 +0000559#ifdef CONFIG_BOCHS_VBE
bellard09a79b42004-05-26 22:58:01 +0000560static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
561{
Juan Quintelacedd91d2009-08-31 16:07:24 +0200562 VGACommonState *s = opaque;
bellard09a79b42004-05-26 22:58:01 +0000563 uint32_t val;
564 val = s->vbe_index;
565 return val;
566}
567
568static uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
bellard4fa0f5d2004-02-06 19:47:52 +0000569{
Juan Quintelacedd91d2009-08-31 16:07:24 +0200570 VGACommonState *s = opaque;
bellard4fa0f5d2004-02-06 19:47:52 +0000571 uint32_t val;
572
Gerd Hoffmannaf922842010-03-25 11:38:52 +0100573 if (s->vbe_index < VBE_DISPI_INDEX_NB) {
bellard8454df82006-06-13 16:37:40 +0000574 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
575 switch(s->vbe_index) {
576 /* XXX: do not hardcode ? */
577 case VBE_DISPI_INDEX_XRES:
578 val = VBE_DISPI_MAX_XRES;
579 break;
580 case VBE_DISPI_INDEX_YRES:
581 val = VBE_DISPI_MAX_YRES;
582 break;
583 case VBE_DISPI_INDEX_BPP:
584 val = VBE_DISPI_MAX_BPP;
585 break;
586 default:
ths5fafdf22007-09-16 21:08:06 +0000587 val = s->vbe_regs[s->vbe_index];
bellard8454df82006-06-13 16:37:40 +0000588 break;
589 }
590 } else {
ths5fafdf22007-09-16 21:08:06 +0000591 val = s->vbe_regs[s->vbe_index];
bellard8454df82006-06-13 16:37:40 +0000592 }
Gerd Hoffmannaf922842010-03-25 11:38:52 +0100593 } else if (s->vbe_index == VBE_DISPI_INDEX_VIDEO_MEMORY_64K) {
594 val = s->vram_size / (64 * 1024);
bellard8454df82006-06-13 16:37:40 +0000595 } else {
bellard09a79b42004-05-26 22:58:01 +0000596 val = 0;
bellard8454df82006-06-13 16:37:40 +0000597 }
bellard4fa0f5d2004-02-06 19:47:52 +0000598#ifdef DEBUG_BOCHS_VBE
bellard09a79b42004-05-26 22:58:01 +0000599 printf("VBE: read index=0x%x val=0x%x\n", s->vbe_index, val);
bellard4fa0f5d2004-02-06 19:47:52 +0000600#endif
bellard4fa0f5d2004-02-06 19:47:52 +0000601 return val;
602}
603
bellard09a79b42004-05-26 22:58:01 +0000604static void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
605{
Juan Quintelacedd91d2009-08-31 16:07:24 +0200606 VGACommonState *s = opaque;
bellard09a79b42004-05-26 22:58:01 +0000607 s->vbe_index = val;
608}
609
610static void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
bellard4fa0f5d2004-02-06 19:47:52 +0000611{
Juan Quintelacedd91d2009-08-31 16:07:24 +0200612 VGACommonState *s = opaque;
bellard4fa0f5d2004-02-06 19:47:52 +0000613
bellard09a79b42004-05-26 22:58:01 +0000614 if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
bellard4fa0f5d2004-02-06 19:47:52 +0000615#ifdef DEBUG_BOCHS_VBE
616 printf("VBE: write index=0x%x val=0x%x\n", s->vbe_index, val);
617#endif
618 switch(s->vbe_index) {
619 case VBE_DISPI_INDEX_ID:
bellardcae61ce2004-02-06 23:58:08 +0000620 if (val == VBE_DISPI_ID0 ||
621 val == VBE_DISPI_ID1 ||
bellard37dd2082006-09-21 21:46:53 +0000622 val == VBE_DISPI_ID2 ||
623 val == VBE_DISPI_ID3 ||
624 val == VBE_DISPI_ID4) {
bellardcae61ce2004-02-06 23:58:08 +0000625 s->vbe_regs[s->vbe_index] = val;
626 }
bellard4fa0f5d2004-02-06 19:47:52 +0000627 break;
628 case VBE_DISPI_INDEX_XRES:
bellardcae61ce2004-02-06 23:58:08 +0000629 if ((val <= VBE_DISPI_MAX_XRES) && ((val & 7) == 0)) {
630 s->vbe_regs[s->vbe_index] = val;
631 }
bellard4fa0f5d2004-02-06 19:47:52 +0000632 break;
633 case VBE_DISPI_INDEX_YRES:
bellardcae61ce2004-02-06 23:58:08 +0000634 if (val <= VBE_DISPI_MAX_YRES) {
635 s->vbe_regs[s->vbe_index] = val;
636 }
bellard4fa0f5d2004-02-06 19:47:52 +0000637 break;
638 case VBE_DISPI_INDEX_BPP:
639 if (val == 0)
640 val = 8;
ths5fafdf22007-09-16 21:08:06 +0000641 if (val == 4 || val == 8 || val == 15 ||
bellardcae61ce2004-02-06 23:58:08 +0000642 val == 16 || val == 24 || val == 32) {
643 s->vbe_regs[s->vbe_index] = val;
644 }
bellard4fa0f5d2004-02-06 19:47:52 +0000645 break;
646 case VBE_DISPI_INDEX_BANK:
bellard42fc9252006-09-25 21:41:20 +0000647 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
648 val &= (s->vbe_bank_mask >> 2);
649 } else {
650 val &= s->vbe_bank_mask;
651 }
bellardcae61ce2004-02-06 23:58:08 +0000652 s->vbe_regs[s->vbe_index] = val;
bellard26aa7d72004-04-28 22:26:05 +0000653 s->bank_offset = (val << 16);
Jan Kiszka80763882011-08-22 19:12:12 +0200654 vga_update_memory_access(s);
bellard4fa0f5d2004-02-06 19:47:52 +0000655 break;
656 case VBE_DISPI_INDEX_ENABLE:
bellard8454df82006-06-13 16:37:40 +0000657 if ((val & VBE_DISPI_ENABLED) &&
658 !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
bellard4fa0f5d2004-02-06 19:47:52 +0000659 int h, shift_control;
660
ths5fafdf22007-09-16 21:08:06 +0000661 s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] =
bellard4fa0f5d2004-02-06 19:47:52 +0000662 s->vbe_regs[VBE_DISPI_INDEX_XRES];
ths5fafdf22007-09-16 21:08:06 +0000663 s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] =
bellard4fa0f5d2004-02-06 19:47:52 +0000664 s->vbe_regs[VBE_DISPI_INDEX_YRES];
665 s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
666 s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
ths3b46e622007-09-17 08:09:54 +0000667
bellard4fa0f5d2004-02-06 19:47:52 +0000668 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
669 s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 1;
670 else
ths5fafdf22007-09-16 21:08:06 +0000671 s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] *
bellard4fa0f5d2004-02-06 19:47:52 +0000672 ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
673 s->vbe_start_addr = 0;
bellard8454df82006-06-13 16:37:40 +0000674
bellard4fa0f5d2004-02-06 19:47:52 +0000675 /* clear the screen (should be done in BIOS) */
676 if (!(val & VBE_DISPI_NOCLEARMEM)) {
ths5fafdf22007-09-16 21:08:06 +0000677 memset(s->vram_ptr, 0,
bellard4fa0f5d2004-02-06 19:47:52 +0000678 s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
679 }
ths3b46e622007-09-17 08:09:54 +0000680
bellardcae61ce2004-02-06 23:58:08 +0000681 /* we initialize the VGA graphic mode (should be done
682 in BIOS) */
683 s->gr[0x06] = (s->gr[0x06] & ~0x0c) | 0x05; /* graphic mode + memory map 1 */
bellard4fa0f5d2004-02-06 19:47:52 +0000684 s->cr[0x17] |= 3; /* no CGA modes */
685 s->cr[0x13] = s->vbe_line_offset >> 3;
686 /* width */
687 s->cr[0x01] = (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
bellard8454df82006-06-13 16:37:40 +0000688 /* height (only meaningful if < 1024) */
bellard4fa0f5d2004-02-06 19:47:52 +0000689 h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
690 s->cr[0x12] = h;
ths5fafdf22007-09-16 21:08:06 +0000691 s->cr[0x07] = (s->cr[0x07] & ~0x42) |
bellard4fa0f5d2004-02-06 19:47:52 +0000692 ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
693 /* line compare to 1023 */
694 s->cr[0x18] = 0xff;
695 s->cr[0x07] |= 0x10;
696 s->cr[0x09] |= 0x40;
ths3b46e622007-09-17 08:09:54 +0000697
bellard4fa0f5d2004-02-06 19:47:52 +0000698 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
699 shift_control = 0;
700 s->sr[0x01] &= ~8; /* no double line */
701 } else {
702 shift_control = 2;
bellard646be932004-04-28 22:38:47 +0000703 s->sr[4] |= 0x08; /* set chain 4 mode */
bellard141253b2004-04-29 19:21:16 +0000704 s->sr[2] |= 0x0f; /* activate all planes */
bellard4fa0f5d2004-02-06 19:47:52 +0000705 }
706 s->gr[0x05] = (s->gr[0x05] & ~0x60) | (shift_control << 5);
707 s->cr[0x09] &= ~0x9f; /* no double scan */
bellardcae61ce2004-02-06 23:58:08 +0000708 } else {
709 /* XXX: the bios should do that */
bellard26aa7d72004-04-28 22:26:05 +0000710 s->bank_offset = 0;
bellardcae61ce2004-02-06 23:58:08 +0000711 }
bellard37dd2082006-09-21 21:46:53 +0000712 s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
bellard141253b2004-04-29 19:21:16 +0000713 s->vbe_regs[s->vbe_index] = val;
Jan Kiszka80763882011-08-22 19:12:12 +0200714 vga_update_memory_access(s);
bellardcae61ce2004-02-06 23:58:08 +0000715 break;
716 case VBE_DISPI_INDEX_VIRT_WIDTH:
717 {
718 int w, h, line_offset;
719
720 if (val < s->vbe_regs[VBE_DISPI_INDEX_XRES])
721 return;
722 w = val;
723 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
724 line_offset = w >> 1;
725 else
726 line_offset = w * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
727 h = s->vram_size / line_offset;
728 /* XXX: support weird bochs semantics ? */
729 if (h < s->vbe_regs[VBE_DISPI_INDEX_YRES])
730 return;
731 s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = w;
732 s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] = h;
733 s->vbe_line_offset = line_offset;
734 }
735 break;
736 case VBE_DISPI_INDEX_X_OFFSET:
737 case VBE_DISPI_INDEX_Y_OFFSET:
738 {
739 int x;
740 s->vbe_regs[s->vbe_index] = val;
741 s->vbe_start_addr = s->vbe_line_offset * s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET];
742 x = s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET];
743 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
744 s->vbe_start_addr += x >> 1;
745 else
746 s->vbe_start_addr += x * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
747 s->vbe_start_addr >>= 2;
bellard4fa0f5d2004-02-06 19:47:52 +0000748 }
749 break;
750 default:
751 break;
752 }
bellard4fa0f5d2004-02-06 19:47:52 +0000753 }
754}
755#endif
756
bellarde89f66e2003-08-04 23:30:47 +0000757/* called for accesses between 0xa0000 and 0xc0000 */
Avi Kivityb2a5e762011-08-08 16:09:01 +0300758uint32_t vga_mem_readb(VGACommonState *s, target_phys_addr_t addr)
bellarde89f66e2003-08-04 23:30:47 +0000759{
bellarde89f66e2003-08-04 23:30:47 +0000760 int memory_map_mode, plane;
761 uint32_t ret;
ths3b46e622007-09-17 08:09:54 +0000762
bellarde89f66e2003-08-04 23:30:47 +0000763 /* convert to VGA memory offset */
764 memory_map_mode = (s->gr[6] >> 2) & 3;
bellard26aa7d72004-04-28 22:26:05 +0000765 addr &= 0x1ffff;
bellarde89f66e2003-08-04 23:30:47 +0000766 switch(memory_map_mode) {
767 case 0:
bellarde89f66e2003-08-04 23:30:47 +0000768 break;
769 case 1:
bellard26aa7d72004-04-28 22:26:05 +0000770 if (addr >= 0x10000)
bellarde89f66e2003-08-04 23:30:47 +0000771 return 0xff;
bellardcae61ce2004-02-06 23:58:08 +0000772 addr += s->bank_offset;
bellarde89f66e2003-08-04 23:30:47 +0000773 break;
774 case 2:
bellard26aa7d72004-04-28 22:26:05 +0000775 addr -= 0x10000;
bellarde89f66e2003-08-04 23:30:47 +0000776 if (addr >= 0x8000)
777 return 0xff;
778 break;
779 default:
780 case 3:
bellard26aa7d72004-04-28 22:26:05 +0000781 addr -= 0x18000;
bellardc92b2e82004-01-27 00:14:11 +0000782 if (addr >= 0x8000)
783 return 0xff;
bellarde89f66e2003-08-04 23:30:47 +0000784 break;
785 }
ths3b46e622007-09-17 08:09:54 +0000786
bellarde89f66e2003-08-04 23:30:47 +0000787 if (s->sr[4] & 0x08) {
788 /* chain 4 mode : simplest access */
789 ret = s->vram_ptr[addr];
790 } else if (s->gr[5] & 0x10) {
791 /* odd/even mode (aka text mode mapping) */
792 plane = (s->gr[4] & 2) | (addr & 1);
793 ret = s->vram_ptr[((addr & ~1) << 1) | plane];
794 } else {
795 /* standard VGA latched access */
796 s->latch = ((uint32_t *)s->vram_ptr)[addr];
797
798 if (!(s->gr[5] & 0x08)) {
799 /* read mode 0 */
800 plane = s->gr[4];
bellardb8ed2232003-10-30 22:10:22 +0000801 ret = GET_PLANE(s->latch, plane);
bellarde89f66e2003-08-04 23:30:47 +0000802 } else {
803 /* read mode 1 */
804 ret = (s->latch ^ mask16[s->gr[2]]) & mask16[s->gr[7]];
805 ret |= ret >> 16;
806 ret |= ret >> 8;
807 ret = (~ret) & 0xff;
808 }
809 }
810 return ret;
811}
812
bellarde89f66e2003-08-04 23:30:47 +0000813/* called for accesses between 0xa0000 and 0xc0000 */
Avi Kivityb2a5e762011-08-08 16:09:01 +0300814void vga_mem_writeb(VGACommonState *s, target_phys_addr_t addr, uint32_t val)
bellarde89f66e2003-08-04 23:30:47 +0000815{
bellard546fa6a2004-11-14 17:52:01 +0000816 int memory_map_mode, plane, write_mode, b, func_select, mask;
bellarde89f66e2003-08-04 23:30:47 +0000817 uint32_t write_mask, bit_mask, set_mask;
818
bellard17b00182003-08-08 23:50:57 +0000819#ifdef DEBUG_VGA_MEM
Blue Swirl0bf9e312009-07-20 17:19:25 +0000820 printf("vga: [0x" TARGET_FMT_plx "] = 0x%02x\n", addr, val);
bellarde89f66e2003-08-04 23:30:47 +0000821#endif
822 /* convert to VGA memory offset */
823 memory_map_mode = (s->gr[6] >> 2) & 3;
bellard26aa7d72004-04-28 22:26:05 +0000824 addr &= 0x1ffff;
bellarde89f66e2003-08-04 23:30:47 +0000825 switch(memory_map_mode) {
826 case 0:
bellarde89f66e2003-08-04 23:30:47 +0000827 break;
828 case 1:
bellard26aa7d72004-04-28 22:26:05 +0000829 if (addr >= 0x10000)
bellarde89f66e2003-08-04 23:30:47 +0000830 return;
bellardcae61ce2004-02-06 23:58:08 +0000831 addr += s->bank_offset;
bellarde89f66e2003-08-04 23:30:47 +0000832 break;
833 case 2:
bellard26aa7d72004-04-28 22:26:05 +0000834 addr -= 0x10000;
bellarde89f66e2003-08-04 23:30:47 +0000835 if (addr >= 0x8000)
836 return;
837 break;
838 default:
839 case 3:
bellard26aa7d72004-04-28 22:26:05 +0000840 addr -= 0x18000;
bellardc92b2e82004-01-27 00:14:11 +0000841 if (addr >= 0x8000)
842 return;
bellarde89f66e2003-08-04 23:30:47 +0000843 break;
844 }
ths3b46e622007-09-17 08:09:54 +0000845
bellarde89f66e2003-08-04 23:30:47 +0000846 if (s->sr[4] & 0x08) {
847 /* chain 4 mode : simplest access */
848 plane = addr & 3;
bellard546fa6a2004-11-14 17:52:01 +0000849 mask = (1 << plane);
850 if (s->sr[2] & mask) {
bellarde89f66e2003-08-04 23:30:47 +0000851 s->vram_ptr[addr] = val;
bellard17b00182003-08-08 23:50:57 +0000852#ifdef DEBUG_VGA_MEM
Blue Swirl0bf9e312009-07-20 17:19:25 +0000853 printf("vga: chain4: [0x" TARGET_FMT_plx "]\n", addr);
bellarde89f66e2003-08-04 23:30:47 +0000854#endif
bellard546fa6a2004-11-14 17:52:01 +0000855 s->plane_updated |= mask; /* only used to detect font change */
Avi Kivityb1950432011-08-08 16:08:57 +0300856 memory_region_set_dirty(&s->vram, addr);
bellarde89f66e2003-08-04 23:30:47 +0000857 }
858 } else if (s->gr[5] & 0x10) {
859 /* odd/even mode (aka text mode mapping) */
860 plane = (s->gr[4] & 2) | (addr & 1);
bellard546fa6a2004-11-14 17:52:01 +0000861 mask = (1 << plane);
862 if (s->sr[2] & mask) {
bellarde89f66e2003-08-04 23:30:47 +0000863 addr = ((addr & ~1) << 1) | plane;
864 s->vram_ptr[addr] = val;
bellard17b00182003-08-08 23:50:57 +0000865#ifdef DEBUG_VGA_MEM
Blue Swirl0bf9e312009-07-20 17:19:25 +0000866 printf("vga: odd/even: [0x" TARGET_FMT_plx "]\n", addr);
bellarde89f66e2003-08-04 23:30:47 +0000867#endif
bellard546fa6a2004-11-14 17:52:01 +0000868 s->plane_updated |= mask; /* only used to detect font change */
Avi Kivityb1950432011-08-08 16:08:57 +0300869 memory_region_set_dirty(&s->vram, addr);
bellarde89f66e2003-08-04 23:30:47 +0000870 }
871 } else {
872 /* standard VGA latched access */
873 write_mode = s->gr[5] & 3;
874 switch(write_mode) {
875 default:
876 case 0:
877 /* rotate */
878 b = s->gr[3] & 7;
879 val = ((val >> b) | (val << (8 - b))) & 0xff;
880 val |= val << 8;
881 val |= val << 16;
882
883 /* apply set/reset mask */
884 set_mask = mask16[s->gr[1]];
885 val = (val & ~set_mask) | (mask16[s->gr[0]] & set_mask);
886 bit_mask = s->gr[8];
887 break;
888 case 1:
889 val = s->latch;
890 goto do_write;
891 case 2:
892 val = mask16[val & 0x0f];
893 bit_mask = s->gr[8];
894 break;
895 case 3:
896 /* rotate */
897 b = s->gr[3] & 7;
bellarda41bc9a2004-01-04 15:55:00 +0000898 val = (val >> b) | (val << (8 - b));
bellarde89f66e2003-08-04 23:30:47 +0000899
900 bit_mask = s->gr[8] & val;
901 val = mask16[s->gr[0]];
902 break;
903 }
904
905 /* apply logical operation */
906 func_select = s->gr[3] >> 3;
907 switch(func_select) {
908 case 0:
909 default:
910 /* nothing to do */
911 break;
912 case 1:
913 /* and */
914 val &= s->latch;
915 break;
916 case 2:
917 /* or */
918 val |= s->latch;
919 break;
920 case 3:
921 /* xor */
922 val ^= s->latch;
923 break;
924 }
925
926 /* apply bit mask */
927 bit_mask |= bit_mask << 8;
928 bit_mask |= bit_mask << 16;
929 val = (val & bit_mask) | (s->latch & ~bit_mask);
930
931 do_write:
932 /* mask data according to sr[2] */
bellard546fa6a2004-11-14 17:52:01 +0000933 mask = s->sr[2];
934 s->plane_updated |= mask; /* only used to detect font change */
935 write_mask = mask16[mask];
ths5fafdf22007-09-16 21:08:06 +0000936 ((uint32_t *)s->vram_ptr)[addr] =
937 (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
bellarde89f66e2003-08-04 23:30:47 +0000938 (val & write_mask);
bellard17b00182003-08-08 23:50:57 +0000939#ifdef DEBUG_VGA_MEM
Blue Swirl0bf9e312009-07-20 17:19:25 +0000940 printf("vga: latch: [0x" TARGET_FMT_plx "] mask=0x%08x val=0x%08x\n",
941 addr * 4, write_mask, val);
bellarde89f66e2003-08-04 23:30:47 +0000942#endif
Avi Kivityb1950432011-08-08 16:08:57 +0300943 memory_region_set_dirty(&s->vram, addr << 2);
bellarde89f66e2003-08-04 23:30:47 +0000944 }
945}
946
bellarde89f66e2003-08-04 23:30:47 +0000947typedef void vga_draw_glyph8_func(uint8_t *d, int linesize,
948 const uint8_t *font_ptr, int h,
949 uint32_t fgcol, uint32_t bgcol);
950typedef void vga_draw_glyph9_func(uint8_t *d, int linesize,
ths5fafdf22007-09-16 21:08:06 +0000951 const uint8_t *font_ptr, int h,
bellarde89f66e2003-08-04 23:30:47 +0000952 uint32_t fgcol, uint32_t bgcol, int dup9);
Juan Quintelacedd91d2009-08-31 16:07:24 +0200953typedef void vga_draw_line_func(VGACommonState *s1, uint8_t *d,
bellarde89f66e2003-08-04 23:30:47 +0000954 const uint8_t *s, int width);
955
bellarde89f66e2003-08-04 23:30:47 +0000956#define DEPTH 8
957#include "vga_template.h"
958
959#define DEPTH 15
960#include "vga_template.h"
961
blueswir1a2502b52007-06-10 17:01:00 +0000962#define BGR_FORMAT
963#define DEPTH 15
964#include "vga_template.h"
965
966#define DEPTH 16
967#include "vga_template.h"
968
969#define BGR_FORMAT
bellarde89f66e2003-08-04 23:30:47 +0000970#define DEPTH 16
971#include "vga_template.h"
972
973#define DEPTH 32
974#include "vga_template.h"
975
bellardd3079cd2006-05-10 22:17:36 +0000976#define BGR_FORMAT
977#define DEPTH 32
978#include "vga_template.h"
979
bellard17b00182003-08-08 23:50:57 +0000980static unsigned int rgb_to_pixel8_dup(unsigned int r, unsigned int g, unsigned b)
981{
982 unsigned int col;
983 col = rgb_to_pixel8(r, g, b);
984 col |= col << 8;
985 col |= col << 16;
986 return col;
987}
988
989static unsigned int rgb_to_pixel15_dup(unsigned int r, unsigned int g, unsigned b)
990{
991 unsigned int col;
992 col = rgb_to_pixel15(r, g, b);
993 col |= col << 16;
994 return col;
995}
996
blueswir1b29169d2007-06-10 16:07:38 +0000997static unsigned int rgb_to_pixel15bgr_dup(unsigned int r, unsigned int g,
998 unsigned int b)
999{
1000 unsigned int col;
1001 col = rgb_to_pixel15bgr(r, g, b);
1002 col |= col << 16;
1003 return col;
1004}
1005
bellard17b00182003-08-08 23:50:57 +00001006static unsigned int rgb_to_pixel16_dup(unsigned int r, unsigned int g, unsigned b)
1007{
1008 unsigned int col;
1009 col = rgb_to_pixel16(r, g, b);
1010 col |= col << 16;
1011 return col;
1012}
1013
blueswir1b29169d2007-06-10 16:07:38 +00001014static unsigned int rgb_to_pixel16bgr_dup(unsigned int r, unsigned int g,
1015 unsigned int b)
1016{
1017 unsigned int col;
1018 col = rgb_to_pixel16bgr(r, g, b);
1019 col |= col << 16;
1020 return col;
1021}
1022
bellard17b00182003-08-08 23:50:57 +00001023static unsigned int rgb_to_pixel32_dup(unsigned int r, unsigned int g, unsigned b)
1024{
1025 unsigned int col;
1026 col = rgb_to_pixel32(r, g, b);
1027 return col;
1028}
1029
bellardd3079cd2006-05-10 22:17:36 +00001030static unsigned int rgb_to_pixel32bgr_dup(unsigned int r, unsigned int g, unsigned b)
1031{
1032 unsigned int col;
1033 col = rgb_to_pixel32bgr(r, g, b);
1034 return col;
1035}
1036
bellarde89f66e2003-08-04 23:30:47 +00001037/* return true if the palette was modified */
Juan Quintelacedd91d2009-08-31 16:07:24 +02001038static int update_palette16(VGACommonState *s)
bellarde89f66e2003-08-04 23:30:47 +00001039{
bellard17b00182003-08-08 23:50:57 +00001040 int full_update, i;
bellarde89f66e2003-08-04 23:30:47 +00001041 uint32_t v, col, *palette;
bellarde89f66e2003-08-04 23:30:47 +00001042
1043 full_update = 0;
1044 palette = s->last_palette;
1045 for(i = 0; i < 16; i++) {
1046 v = s->ar[i];
1047 if (s->ar[0x10] & 0x80)
1048 v = ((s->ar[0x14] & 0xf) << 4) | (v & 0xf);
1049 else
1050 v = ((s->ar[0x14] & 0xc) << 4) | (v & 0x3f);
1051 v = v * 3;
ths5fafdf22007-09-16 21:08:06 +00001052 col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
1053 c6_to_8(s->palette[v + 1]),
bellard17b00182003-08-08 23:50:57 +00001054 c6_to_8(s->palette[v + 2]));
bellarde89f66e2003-08-04 23:30:47 +00001055 if (col != palette[i]) {
1056 full_update = 1;
1057 palette[i] = col;
1058 }
1059 }
1060 return full_update;
1061}
1062
bellard17b00182003-08-08 23:50:57 +00001063/* return true if the palette was modified */
Juan Quintelacedd91d2009-08-31 16:07:24 +02001064static int update_palette256(VGACommonState *s)
bellard17b00182003-08-08 23:50:57 +00001065{
1066 int full_update, i;
1067 uint32_t v, col, *palette;
1068
1069 full_update = 0;
1070 palette = s->last_palette;
1071 v = 0;
1072 for(i = 0; i < 256; i++) {
bellard37dd2082006-09-21 21:46:53 +00001073 if (s->dac_8bit) {
ths5fafdf22007-09-16 21:08:06 +00001074 col = s->rgb_to_pixel(s->palette[v],
1075 s->palette[v + 1],
bellard37dd2082006-09-21 21:46:53 +00001076 s->palette[v + 2]);
1077 } else {
ths5fafdf22007-09-16 21:08:06 +00001078 col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
1079 c6_to_8(s->palette[v + 1]),
bellard37dd2082006-09-21 21:46:53 +00001080 c6_to_8(s->palette[v + 2]));
1081 }
bellard17b00182003-08-08 23:50:57 +00001082 if (col != palette[i]) {
1083 full_update = 1;
1084 palette[i] = col;
1085 }
1086 v += 3;
1087 }
1088 return full_update;
1089}
1090
Juan Quintelacedd91d2009-08-31 16:07:24 +02001091static void vga_get_offsets(VGACommonState *s,
ths5fafdf22007-09-16 21:08:06 +00001092 uint32_t *pline_offset,
bellard83acc962006-08-18 09:32:04 +00001093 uint32_t *pstart_addr,
1094 uint32_t *pline_compare)
bellarde89f66e2003-08-04 23:30:47 +00001095{
bellard83acc962006-08-18 09:32:04 +00001096 uint32_t start_addr, line_offset, line_compare;
bellard4fa0f5d2004-02-06 19:47:52 +00001097#ifdef CONFIG_BOCHS_VBE
1098 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1099 line_offset = s->vbe_line_offset;
1100 start_addr = s->vbe_start_addr;
bellard83acc962006-08-18 09:32:04 +00001101 line_compare = 65535;
bellard4fa0f5d2004-02-06 19:47:52 +00001102 } else
bellarda41bc9a2004-01-04 15:55:00 +00001103#endif
ths3b46e622007-09-17 08:09:54 +00001104 {
bellard4fa0f5d2004-02-06 19:47:52 +00001105 /* compute line_offset in bytes */
1106 line_offset = s->cr[0x13];
bellard4fa0f5d2004-02-06 19:47:52 +00001107 line_offset <<= 3;
bellard08e48902005-04-23 18:43:45 +00001108
bellard4fa0f5d2004-02-06 19:47:52 +00001109 /* starting address */
1110 start_addr = s->cr[0x0d] | (s->cr[0x0c] << 8);
bellard83acc962006-08-18 09:32:04 +00001111
1112 /* line compare */
ths5fafdf22007-09-16 21:08:06 +00001113 line_compare = s->cr[0x18] |
bellard83acc962006-08-18 09:32:04 +00001114 ((s->cr[0x07] & 0x10) << 4) |
1115 ((s->cr[0x09] & 0x40) << 3);
bellard4fa0f5d2004-02-06 19:47:52 +00001116 }
bellard798b0c22004-06-05 10:30:49 +00001117 *pline_offset = line_offset;
1118 *pstart_addr = start_addr;
bellard83acc962006-08-18 09:32:04 +00001119 *pline_compare = line_compare;
bellard798b0c22004-06-05 10:30:49 +00001120}
1121
1122/* update start_addr and line_offset. Return TRUE if modified */
Juan Quintelacedd91d2009-08-31 16:07:24 +02001123static int update_basic_params(VGACommonState *s)
bellard798b0c22004-06-05 10:30:49 +00001124{
1125 int full_update;
1126 uint32_t start_addr, line_offset, line_compare;
ths3b46e622007-09-17 08:09:54 +00001127
bellard798b0c22004-06-05 10:30:49 +00001128 full_update = 0;
1129
bellard83acc962006-08-18 09:32:04 +00001130 s->get_offsets(s, &line_offset, &start_addr, &line_compare);
bellarde89f66e2003-08-04 23:30:47 +00001131
1132 if (line_offset != s->line_offset ||
1133 start_addr != s->start_addr ||
1134 line_compare != s->line_compare) {
1135 s->line_offset = line_offset;
1136 s->start_addr = start_addr;
1137 s->line_compare = line_compare;
1138 full_update = 1;
1139 }
1140 return full_update;
1141}
1142
blueswir1b29169d2007-06-10 16:07:38 +00001143#define NB_DEPTHS 7
bellardd3079cd2006-05-10 22:17:36 +00001144
1145static inline int get_depth_index(DisplayState *s)
bellarde89f66e2003-08-04 23:30:47 +00001146{
aliguori0e1f5a02008-11-24 19:29:13 +00001147 switch(ds_get_bits_per_pixel(s)) {
bellarde89f66e2003-08-04 23:30:47 +00001148 default:
1149 case 8:
1150 return 0;
1151 case 15:
aliguori8927bcf2009-01-15 22:07:16 +00001152 return 1;
bellarde89f66e2003-08-04 23:30:47 +00001153 case 16:
aliguori8927bcf2009-01-15 22:07:16 +00001154 return 2;
bellarde89f66e2003-08-04 23:30:47 +00001155 case 32:
aliguori7b5d76d2009-03-13 15:02:13 +00001156 if (is_surface_bgr(s->surface))
1157 return 4;
1158 else
1159 return 3;
bellarde89f66e2003-08-04 23:30:47 +00001160 }
1161}
1162
Blue Swirl68f04a32010-05-14 19:32:11 +00001163static vga_draw_glyph8_func * const vga_draw_glyph8_table[NB_DEPTHS] = {
bellarde89f66e2003-08-04 23:30:47 +00001164 vga_draw_glyph8_8,
1165 vga_draw_glyph8_16,
1166 vga_draw_glyph8_16,
1167 vga_draw_glyph8_32,
bellardd3079cd2006-05-10 22:17:36 +00001168 vga_draw_glyph8_32,
blueswir1b29169d2007-06-10 16:07:38 +00001169 vga_draw_glyph8_16,
1170 vga_draw_glyph8_16,
bellarde89f66e2003-08-04 23:30:47 +00001171};
1172
Blue Swirl68f04a32010-05-14 19:32:11 +00001173static vga_draw_glyph8_func * const vga_draw_glyph16_table[NB_DEPTHS] = {
bellard17b00182003-08-08 23:50:57 +00001174 vga_draw_glyph16_8,
1175 vga_draw_glyph16_16,
1176 vga_draw_glyph16_16,
1177 vga_draw_glyph16_32,
bellardd3079cd2006-05-10 22:17:36 +00001178 vga_draw_glyph16_32,
blueswir1b29169d2007-06-10 16:07:38 +00001179 vga_draw_glyph16_16,
1180 vga_draw_glyph16_16,
bellard17b00182003-08-08 23:50:57 +00001181};
1182
Blue Swirl68f04a32010-05-14 19:32:11 +00001183static vga_draw_glyph9_func * const vga_draw_glyph9_table[NB_DEPTHS] = {
bellarde89f66e2003-08-04 23:30:47 +00001184 vga_draw_glyph9_8,
1185 vga_draw_glyph9_16,
1186 vga_draw_glyph9_16,
1187 vga_draw_glyph9_32,
bellardd3079cd2006-05-10 22:17:36 +00001188 vga_draw_glyph9_32,
blueswir1b29169d2007-06-10 16:07:38 +00001189 vga_draw_glyph9_16,
1190 vga_draw_glyph9_16,
bellarde89f66e2003-08-04 23:30:47 +00001191};
ths3b46e622007-09-17 08:09:54 +00001192
bellarde89f66e2003-08-04 23:30:47 +00001193static const uint8_t cursor_glyph[32 * 4] = {
1194 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1195 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1196 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1197 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1198 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1199 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1200 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1201 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1202 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1203 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1204 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1205 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1206 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1207 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1208 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1209 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
ths3b46e622007-09-17 08:09:54 +00001210};
bellarde89f66e2003-08-04 23:30:47 +00001211
Juan Quintelacedd91d2009-08-31 16:07:24 +02001212static void vga_get_text_resolution(VGACommonState *s, int *pwidth, int *pheight,
blueswir14c5e8c52009-01-04 10:56:46 +00001213 int *pcwidth, int *pcheight)
1214{
1215 int width, cwidth, height, cheight;
1216
1217 /* total width & height */
1218 cheight = (s->cr[9] & 0x1f) + 1;
1219 cwidth = 8;
1220 if (!(s->sr[1] & 0x01))
1221 cwidth = 9;
1222 if (s->sr[1] & 0x08)
1223 cwidth = 16; /* NOTE: no 18 pixel wide */
1224 width = (s->cr[0x01] + 1);
1225 if (s->cr[0x06] == 100) {
1226 /* ugly hack for CGA 160x100x16 - explain me the logic */
1227 height = 100;
1228 } else {
1229 height = s->cr[0x12] |
1230 ((s->cr[0x07] & 0x02) << 7) |
1231 ((s->cr[0x07] & 0x40) << 3);
1232 height = (height + 1) / cheight;
1233 }
1234
1235 *pwidth = width;
1236 *pheight = height;
1237 *pcwidth = cwidth;
1238 *pcheight = cheight;
1239}
1240
aliguori7d957bd2009-01-15 22:14:11 +00001241typedef unsigned int rgb_to_pixel_dup_func(unsigned int r, unsigned int g, unsigned b);
1242
Blue Swirl68f04a32010-05-14 19:32:11 +00001243static rgb_to_pixel_dup_func * const rgb_to_pixel_dup_table[NB_DEPTHS] = {
aliguoribdb19572009-01-26 17:07:42 +00001244 rgb_to_pixel8_dup,
1245 rgb_to_pixel15_dup,
1246 rgb_to_pixel16_dup,
1247 rgb_to_pixel32_dup,
1248 rgb_to_pixel32bgr_dup,
1249 rgb_to_pixel15bgr_dup,
1250 rgb_to_pixel16bgr_dup,
1251};
aliguori7d957bd2009-01-15 22:14:11 +00001252
ths5fafdf22007-09-16 21:08:06 +00001253/*
1254 * Text mode update
bellarde89f66e2003-08-04 23:30:47 +00001255 * Missing:
1256 * - double scan
ths5fafdf22007-09-16 21:08:06 +00001257 * - double width
bellarde89f66e2003-08-04 23:30:47 +00001258 * - underline
1259 * - flashing
1260 */
Juan Quintelacedd91d2009-08-31 16:07:24 +02001261static void vga_draw_text(VGACommonState *s, int full_update)
bellarde89f66e2003-08-04 23:30:47 +00001262{
1263 int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
malccae334c2009-11-06 16:08:26 +03001264 int cx_min, cx_max, linesize, x_incr, line, line1;
bellarde89f66e2003-08-04 23:30:47 +00001265 uint32_t offset, fgcol, bgcol, v, cursor_offset;
malcd1984192009-11-06 03:46:12 +03001266 uint8_t *d1, *d, *src, *dest, *cursor_ptr;
bellarde89f66e2003-08-04 23:30:47 +00001267 const uint8_t *font_ptr, *font_base[2];
1268 int dup9, line_offset, depth_index;
1269 uint32_t *palette;
1270 uint32_t *ch_attr_ptr;
1271 vga_draw_glyph8_func *vga_draw_glyph8;
1272 vga_draw_glyph9_func *vga_draw_glyph9;
1273
bellarde89f66e2003-08-04 23:30:47 +00001274 /* compute font data address (in plane 2) */
1275 v = s->sr[3];
bellard1078f662004-05-20 12:46:38 +00001276 offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
bellarde89f66e2003-08-04 23:30:47 +00001277 if (offset != s->font_offsets[0]) {
1278 s->font_offsets[0] = offset;
1279 full_update = 1;
1280 }
1281 font_base[0] = s->vram_ptr + offset;
1282
bellard1078f662004-05-20 12:46:38 +00001283 offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
bellarde89f66e2003-08-04 23:30:47 +00001284 font_base[1] = s->vram_ptr + offset;
1285 if (offset != s->font_offsets[1]) {
1286 s->font_offsets[1] = offset;
1287 full_update = 1;
1288 }
Jan Kiszka80763882011-08-22 19:12:12 +02001289 if (s->plane_updated & (1 << 2) || s->chain4_alias) {
bellard546fa6a2004-11-14 17:52:01 +00001290 /* if the plane 2 was modified since the last display, it
1291 indicates the font may have been modified */
1292 s->plane_updated = 0;
1293 full_update = 1;
1294 }
aliguori799e7092009-04-07 20:55:29 +00001295 full_update |= update_basic_params(s);
bellarde89f66e2003-08-04 23:30:47 +00001296
1297 line_offset = s->line_offset;
bellarde89f66e2003-08-04 23:30:47 +00001298
blueswir14c5e8c52009-01-04 10:56:46 +00001299 vga_get_text_resolution(s, &width, &height, &cw, &cheight);
bellard3294b942004-04-15 22:35:16 +00001300 if ((height * width) > CH_ATTR_SIZE) {
1301 /* better than nothing: exit if transient size is too big */
1302 return;
1303 }
1304
aliguori799e7092009-04-07 20:55:29 +00001305 if (width != s->last_width || height != s->last_height ||
1306 cw != s->last_cw || cheight != s->last_ch || s->last_depth) {
1307 s->last_scr_width = width * cw;
1308 s->last_scr_height = height * cheight;
1309 qemu_console_resize(s->ds, s->last_scr_width, s->last_scr_height);
1310 s->last_depth = 0;
1311 s->last_width = width;
1312 s->last_height = height;
1313 s->last_ch = cheight;
1314 s->last_cw = cw;
1315 full_update = 1;
1316 }
aliguori7d957bd2009-01-15 22:14:11 +00001317 s->rgb_to_pixel =
1318 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
1319 full_update |= update_palette16(s);
1320 palette = s->last_palette;
1321 x_incr = cw * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
1322
bellarde89f66e2003-08-04 23:30:47 +00001323 cursor_offset = ((s->cr[0x0e] << 8) | s->cr[0x0f]) - s->start_addr;
1324 if (cursor_offset != s->cursor_offset ||
1325 s->cr[0xa] != s->cursor_start ||
1326 s->cr[0xb] != s->cursor_end) {
1327 /* if the cursor position changed, we update the old and new
1328 chars */
1329 if (s->cursor_offset < CH_ATTR_SIZE)
1330 s->last_ch_attr[s->cursor_offset] = -1;
1331 if (cursor_offset < CH_ATTR_SIZE)
1332 s->last_ch_attr[cursor_offset] = -1;
1333 s->cursor_offset = cursor_offset;
1334 s->cursor_start = s->cr[0xa];
1335 s->cursor_end = s->cr[0xb];
1336 }
bellard39cf7802003-08-05 23:06:22 +00001337 cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
ths3b46e622007-09-17 08:09:54 +00001338
bellardd3079cd2006-05-10 22:17:36 +00001339 depth_index = get_depth_index(s->ds);
bellard17b00182003-08-08 23:50:57 +00001340 if (cw == 16)
1341 vga_draw_glyph8 = vga_draw_glyph16_table[depth_index];
1342 else
1343 vga_draw_glyph8 = vga_draw_glyph8_table[depth_index];
bellarde89f66e2003-08-04 23:30:47 +00001344 vga_draw_glyph9 = vga_draw_glyph9_table[depth_index];
ths3b46e622007-09-17 08:09:54 +00001345
aliguori0e1f5a02008-11-24 19:29:13 +00001346 dest = ds_get_data(s->ds);
1347 linesize = ds_get_linesize(s->ds);
bellarde89f66e2003-08-04 23:30:47 +00001348 ch_attr_ptr = s->last_ch_attr;
malcd1984192009-11-06 03:46:12 +03001349 line = 0;
1350 offset = s->start_addr * 4;
bellarde89f66e2003-08-04 23:30:47 +00001351 for(cy = 0; cy < height; cy++) {
1352 d1 = dest;
malcd1984192009-11-06 03:46:12 +03001353 src = s->vram_ptr + offset;
bellarde89f66e2003-08-04 23:30:47 +00001354 cx_min = width;
1355 cx_max = -1;
1356 for(cx = 0; cx < width; cx++) {
1357 ch_attr = *(uint16_t *)src;
1358 if (full_update || ch_attr != *ch_attr_ptr) {
1359 if (cx < cx_min)
1360 cx_min = cx;
1361 if (cx > cx_max)
1362 cx_max = cx;
1363 *ch_attr_ptr = ch_attr;
Juan Quintelae2542fe2009-07-27 16:13:06 +02001364#ifdef HOST_WORDS_BIGENDIAN
bellarde89f66e2003-08-04 23:30:47 +00001365 ch = ch_attr >> 8;
1366 cattr = ch_attr & 0xff;
1367#else
1368 ch = ch_attr & 0xff;
1369 cattr = ch_attr >> 8;
1370#endif
1371 font_ptr = font_base[(cattr >> 3) & 1];
1372 font_ptr += 32 * 4 * ch;
1373 bgcol = palette[cattr >> 4];
1374 fgcol = palette[cattr & 0x0f];
bellard17b00182003-08-08 23:50:57 +00001375 if (cw != 9) {
ths5fafdf22007-09-16 21:08:06 +00001376 vga_draw_glyph8(d1, linesize,
bellarde89f66e2003-08-04 23:30:47 +00001377 font_ptr, cheight, fgcol, bgcol);
1378 } else {
1379 dup9 = 0;
1380 if (ch >= 0xb0 && ch <= 0xdf && (s->ar[0x10] & 0x04))
1381 dup9 = 1;
ths5fafdf22007-09-16 21:08:06 +00001382 vga_draw_glyph9(d1, linesize,
bellarde89f66e2003-08-04 23:30:47 +00001383 font_ptr, cheight, fgcol, bgcol, dup9);
1384 }
1385 if (src == cursor_ptr &&
1386 !(s->cr[0x0a] & 0x20)) {
1387 int line_start, line_last, h;
1388 /* draw the cursor */
1389 line_start = s->cr[0x0a] & 0x1f;
1390 line_last = s->cr[0x0b] & 0x1f;
1391 /* XXX: check that */
1392 if (line_last > cheight - 1)
1393 line_last = cheight - 1;
1394 if (line_last >= line_start && line_start < cheight) {
1395 h = line_last - line_start + 1;
1396 d = d1 + linesize * line_start;
bellard17b00182003-08-08 23:50:57 +00001397 if (cw != 9) {
ths5fafdf22007-09-16 21:08:06 +00001398 vga_draw_glyph8(d, linesize,
bellarde89f66e2003-08-04 23:30:47 +00001399 cursor_glyph, h, fgcol, bgcol);
1400 } else {
ths5fafdf22007-09-16 21:08:06 +00001401 vga_draw_glyph9(d, linesize,
bellarde89f66e2003-08-04 23:30:47 +00001402 cursor_glyph, h, fgcol, bgcol, 1);
1403 }
1404 }
1405 }
1406 }
1407 d1 += x_incr;
1408 src += 4;
1409 ch_attr_ptr++;
1410 }
1411 if (cx_max != -1) {
ths5fafdf22007-09-16 21:08:06 +00001412 dpy_update(s->ds, cx_min * cw, cy * cheight,
bellarde89f66e2003-08-04 23:30:47 +00001413 (cx_max - cx_min + 1) * cw, cheight);
1414 }
1415 dest += linesize * cheight;
malccae334c2009-11-06 16:08:26 +03001416 line1 = line + cheight;
1417 offset += line_offset;
1418 if (line < s->line_compare && line1 >= s->line_compare) {
malcd1984192009-11-06 03:46:12 +03001419 offset = 0;
1420 }
malccae334c2009-11-06 16:08:26 +03001421 line = line1;
bellarde89f66e2003-08-04 23:30:47 +00001422 }
1423}
1424
bellard17b00182003-08-08 23:50:57 +00001425enum {
1426 VGA_DRAW_LINE2,
1427 VGA_DRAW_LINE2D2,
1428 VGA_DRAW_LINE4,
1429 VGA_DRAW_LINE4D2,
1430 VGA_DRAW_LINE8D2,
1431 VGA_DRAW_LINE8,
1432 VGA_DRAW_LINE15,
1433 VGA_DRAW_LINE16,
bellard4fa0f5d2004-02-06 19:47:52 +00001434 VGA_DRAW_LINE24,
bellard17b00182003-08-08 23:50:57 +00001435 VGA_DRAW_LINE32,
1436 VGA_DRAW_LINE_NB,
1437};
1438
Blue Swirl68f04a32010-05-14 19:32:11 +00001439static vga_draw_line_func * const vga_draw_line_table[NB_DEPTHS * VGA_DRAW_LINE_NB] = {
bellarde89f66e2003-08-04 23:30:47 +00001440 vga_draw_line2_8,
1441 vga_draw_line2_16,
1442 vga_draw_line2_16,
1443 vga_draw_line2_32,
bellardd3079cd2006-05-10 22:17:36 +00001444 vga_draw_line2_32,
blueswir1b29169d2007-06-10 16:07:38 +00001445 vga_draw_line2_16,
1446 vga_draw_line2_16,
bellarde89f66e2003-08-04 23:30:47 +00001447
bellard17b00182003-08-08 23:50:57 +00001448 vga_draw_line2d2_8,
1449 vga_draw_line2d2_16,
1450 vga_draw_line2d2_16,
1451 vga_draw_line2d2_32,
bellardd3079cd2006-05-10 22:17:36 +00001452 vga_draw_line2d2_32,
blueswir1b29169d2007-06-10 16:07:38 +00001453 vga_draw_line2d2_16,
1454 vga_draw_line2d2_16,
bellard17b00182003-08-08 23:50:57 +00001455
bellarde89f66e2003-08-04 23:30:47 +00001456 vga_draw_line4_8,
1457 vga_draw_line4_16,
1458 vga_draw_line4_16,
1459 vga_draw_line4_32,
bellardd3079cd2006-05-10 22:17:36 +00001460 vga_draw_line4_32,
blueswir1b29169d2007-06-10 16:07:38 +00001461 vga_draw_line4_16,
1462 vga_draw_line4_16,
bellarde89f66e2003-08-04 23:30:47 +00001463
bellard17b00182003-08-08 23:50:57 +00001464 vga_draw_line4d2_8,
1465 vga_draw_line4d2_16,
1466 vga_draw_line4d2_16,
1467 vga_draw_line4d2_32,
bellardd3079cd2006-05-10 22:17:36 +00001468 vga_draw_line4d2_32,
blueswir1b29169d2007-06-10 16:07:38 +00001469 vga_draw_line4d2_16,
1470 vga_draw_line4d2_16,
bellard17b00182003-08-08 23:50:57 +00001471
1472 vga_draw_line8d2_8,
1473 vga_draw_line8d2_16,
1474 vga_draw_line8d2_16,
1475 vga_draw_line8d2_32,
bellardd3079cd2006-05-10 22:17:36 +00001476 vga_draw_line8d2_32,
blueswir1b29169d2007-06-10 16:07:38 +00001477 vga_draw_line8d2_16,
1478 vga_draw_line8d2_16,
bellard17b00182003-08-08 23:50:57 +00001479
bellarde89f66e2003-08-04 23:30:47 +00001480 vga_draw_line8_8,
1481 vga_draw_line8_16,
1482 vga_draw_line8_16,
1483 vga_draw_line8_32,
bellardd3079cd2006-05-10 22:17:36 +00001484 vga_draw_line8_32,
blueswir1b29169d2007-06-10 16:07:38 +00001485 vga_draw_line8_16,
1486 vga_draw_line8_16,
bellarde89f66e2003-08-04 23:30:47 +00001487
1488 vga_draw_line15_8,
1489 vga_draw_line15_15,
1490 vga_draw_line15_16,
1491 vga_draw_line15_32,
bellardd3079cd2006-05-10 22:17:36 +00001492 vga_draw_line15_32bgr,
blueswir1b29169d2007-06-10 16:07:38 +00001493 vga_draw_line15_15bgr,
1494 vga_draw_line15_16bgr,
bellarde89f66e2003-08-04 23:30:47 +00001495
1496 vga_draw_line16_8,
1497 vga_draw_line16_15,
1498 vga_draw_line16_16,
1499 vga_draw_line16_32,
bellardd3079cd2006-05-10 22:17:36 +00001500 vga_draw_line16_32bgr,
blueswir1b29169d2007-06-10 16:07:38 +00001501 vga_draw_line16_15bgr,
1502 vga_draw_line16_16bgr,
bellarde89f66e2003-08-04 23:30:47 +00001503
bellard4fa0f5d2004-02-06 19:47:52 +00001504 vga_draw_line24_8,
1505 vga_draw_line24_15,
1506 vga_draw_line24_16,
1507 vga_draw_line24_32,
bellardd3079cd2006-05-10 22:17:36 +00001508 vga_draw_line24_32bgr,
blueswir1b29169d2007-06-10 16:07:38 +00001509 vga_draw_line24_15bgr,
1510 vga_draw_line24_16bgr,
bellard4fa0f5d2004-02-06 19:47:52 +00001511
bellarde89f66e2003-08-04 23:30:47 +00001512 vga_draw_line32_8,
1513 vga_draw_line32_15,
1514 vga_draw_line32_16,
1515 vga_draw_line32_32,
bellardd3079cd2006-05-10 22:17:36 +00001516 vga_draw_line32_32bgr,
blueswir1b29169d2007-06-10 16:07:38 +00001517 vga_draw_line32_15bgr,
1518 vga_draw_line32_16bgr,
bellardd3079cd2006-05-10 22:17:36 +00001519};
1520
Juan Quintelacedd91d2009-08-31 16:07:24 +02001521static int vga_get_bpp(VGACommonState *s)
bellard798b0c22004-06-05 10:30:49 +00001522{
1523 int ret;
1524#ifdef CONFIG_BOCHS_VBE
1525 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1526 ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
ths5fafdf22007-09-16 21:08:06 +00001527 } else
bellard798b0c22004-06-05 10:30:49 +00001528#endif
1529 {
1530 ret = 0;
1531 }
1532 return ret;
1533}
1534
Juan Quintelacedd91d2009-08-31 16:07:24 +02001535static void vga_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
bellarda130a412004-06-08 00:59:19 +00001536{
1537 int width, height;
ths3b46e622007-09-17 08:09:54 +00001538
bellard8454df82006-06-13 16:37:40 +00001539#ifdef CONFIG_BOCHS_VBE
1540 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1541 width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
1542 height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
ths5fafdf22007-09-16 21:08:06 +00001543 } else
bellard8454df82006-06-13 16:37:40 +00001544#endif
1545 {
1546 width = (s->cr[0x01] + 1) * 8;
ths5fafdf22007-09-16 21:08:06 +00001547 height = s->cr[0x12] |
1548 ((s->cr[0x07] & 0x02) << 7) |
bellard8454df82006-06-13 16:37:40 +00001549 ((s->cr[0x07] & 0x40) << 3);
1550 height = (height + 1);
1551 }
bellarda130a412004-06-08 00:59:19 +00001552 *pwidth = width;
1553 *pheight = height;
1554}
1555
Juan Quintelacedd91d2009-08-31 16:07:24 +02001556void vga_invalidate_scanlines(VGACommonState *s, int y1, int y2)
bellarda8aa6692004-06-06 15:17:19 +00001557{
1558 int y;
1559 if (y1 >= VGA_MAX_HEIGHT)
1560 return;
1561 if (y2 >= VGA_MAX_HEIGHT)
1562 y2 = VGA_MAX_HEIGHT;
1563 for(y = y1; y < y2; y++) {
1564 s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
1565 }
1566}
1567
Juan Quintelacedd91d2009-08-31 16:07:24 +02001568static void vga_sync_dirty_bitmap(VGACommonState *s)
aliguori2bec46d2008-11-24 20:21:41 +00001569{
Avi Kivityb1950432011-08-08 16:08:57 +03001570 memory_region_sync_dirty_bitmap(&s->vram);
aliguori2bec46d2008-11-24 20:21:41 +00001571}
1572
Juan Quintela50af3242009-09-21 14:35:18 +02001573void vga_dirty_log_start(VGACommonState *s)
1574{
Avi Kivityb1950432011-08-08 16:08:57 +03001575 memory_region_set_log(&s->vram, true, DIRTY_MEMORY_VGA);
Anthony Liguorib5cc6e32009-12-18 08:08:10 +10001576}
Anthony Liguorif0138a62009-12-18 08:08:07 +10001577
Anthony Liguorib5cc6e32009-12-18 08:08:10 +10001578void vga_dirty_log_stop(VGACommonState *s)
1579{
Avi Kivityb1950432011-08-08 16:08:57 +03001580 memory_region_set_log(&s->vram, false, DIRTY_MEMORY_VGA);
Anthony Liguorib5cc6e32009-12-18 08:08:10 +10001581}
1582
aliguori799e7092009-04-07 20:55:29 +00001583/*
1584 * graphic modes
1585 */
Juan Quintelacedd91d2009-08-31 16:07:24 +02001586static void vga_draw_graphic(VGACommonState *s, int full_update)
bellarde89f66e2003-08-04 23:30:47 +00001587{
Avi Kivity12c7e752009-04-27 17:57:12 +00001588 int y1, y, update, linesize, y_start, double_scan, mask, depth;
1589 int width, height, shift_control, line_offset, bwidth, bits;
Anthony Liguoric227f092009-10-01 16:12:16 -05001590 ram_addr_t page0, page1, page_min, page_max;
bellarda07cf922003-09-30 21:29:03 +00001591 int disp_width, multi_scan, multi_run;
aliguori799e7092009-04-07 20:55:29 +00001592 uint8_t *d;
1593 uint32_t v, addr1, addr;
1594 vga_draw_line_func *vga_draw_line;
1595
1596 full_update |= update_basic_params(s);
1597
1598 if (!full_update)
1599 vga_sync_dirty_bitmap(s);
aliguori2bec46d2008-11-24 20:21:41 +00001600
bellarda130a412004-06-08 00:59:19 +00001601 s->get_resolution(s, &width, &height);
bellard17b00182003-08-08 23:50:57 +00001602 disp_width = width;
bellard09a79b42004-05-26 22:58:01 +00001603
bellard17b00182003-08-08 23:50:57 +00001604 shift_control = (s->gr[0x05] >> 5) & 3;
bellardf6c958c2004-11-07 22:57:20 +00001605 double_scan = (s->cr[0x09] >> 7);
aliguori799e7092009-04-07 20:55:29 +00001606 if (shift_control != 1) {
1607 multi_scan = (((s->cr[0x09] & 0x1f) + 1) << double_scan) - 1;
1608 } else {
1609 /* in CGA modes, multi_scan is ignored */
1610 /* XXX: is it correct ? */
1611 multi_scan = double_scan;
1612 }
1613 multi_run = multi_scan;
bellard17b00182003-08-08 23:50:57 +00001614 if (shift_control != s->shift_control ||
1615 double_scan != s->double_scan) {
aliguori799e7092009-04-07 20:55:29 +00001616 full_update = 1;
bellard17b00182003-08-08 23:50:57 +00001617 s->shift_control = shift_control;
1618 s->double_scan = double_scan;
1619 }
ths3b46e622007-09-17 08:09:54 +00001620
malcaba35a62009-03-17 16:05:50 +00001621 if (shift_control == 0) {
1622 if (s->sr[0x01] & 8) {
1623 disp_width <<= 1;
1624 }
1625 } else if (shift_control == 1) {
1626 if (s->sr[0x01] & 8) {
1627 disp_width <<= 1;
1628 }
1629 }
1630
aliguori799e7092009-04-07 20:55:29 +00001631 depth = s->get_bpp(s);
aurel32e3697092009-01-16 19:45:28 +00001632 if (s->line_offset != s->last_line_offset ||
1633 disp_width != s->last_width ||
1634 height != s->last_height ||
aliguori799e7092009-04-07 20:55:29 +00001635 s->last_depth != depth) {
Juan Quintelae2542fe2009-07-27 16:13:06 +02001636#if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN)
aurel32e3697092009-01-16 19:45:28 +00001637 if (depth == 16 || depth == 32) {
malc0da2ea12009-01-23 19:56:19 +00001638#else
1639 if (depth == 32) {
1640#endif
aliguorib8c18e42009-03-13 15:02:18 +00001641 qemu_free_displaysurface(s->ds);
1642 s->ds->surface = qemu_create_displaysurface_from(disp_width, height, depth,
1643 s->line_offset,
1644 s->vram_ptr + (s->start_addr * 4));
Juan Quintelae2542fe2009-07-27 16:13:06 +02001645#if defined(HOST_WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
aliguorib8c18e42009-03-13 15:02:18 +00001646 s->ds->surface->pf = qemu_different_endianness_pixelformat(depth);
malc0da2ea12009-01-23 19:56:19 +00001647#endif
aliguorib8c18e42009-03-13 15:02:18 +00001648 dpy_resize(s->ds);
aurel32e3697092009-01-16 19:45:28 +00001649 } else {
1650 qemu_console_resize(s->ds, disp_width, height);
1651 }
1652 s->last_scr_width = disp_width;
1653 s->last_scr_height = height;
1654 s->last_width = disp_width;
1655 s->last_height = height;
1656 s->last_line_offset = s->line_offset;
1657 s->last_depth = depth;
aliguori799e7092009-04-07 20:55:29 +00001658 full_update = 1;
1659 } else if (is_buffer_shared(s->ds->surface) &&
aurel32e3697092009-01-16 19:45:28 +00001660 (full_update || s->ds->surface->data != s->vram_ptr + (s->start_addr * 4))) {
1661 s->ds->surface->data = s->vram_ptr + (s->start_addr * 4);
1662 dpy_setdata(s->ds);
1663 }
1664
1665 s->rgb_to_pixel =
1666 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
1667
aliguori799e7092009-04-07 20:55:29 +00001668 if (shift_control == 0) {
bellard17b00182003-08-08 23:50:57 +00001669 full_update |= update_palette16(s);
1670 if (s->sr[0x01] & 8) {
1671 v = VGA_DRAW_LINE4D2;
bellard17b00182003-08-08 23:50:57 +00001672 } else {
1673 v = VGA_DRAW_LINE4;
1674 }
aurel3215342722008-05-04 13:11:53 +00001675 bits = 4;
aliguori799e7092009-04-07 20:55:29 +00001676 } else if (shift_control == 1) {
bellard17b00182003-08-08 23:50:57 +00001677 full_update |= update_palette16(s);
1678 if (s->sr[0x01] & 8) {
1679 v = VGA_DRAW_LINE2D2;
bellard17b00182003-08-08 23:50:57 +00001680 } else {
1681 v = VGA_DRAW_LINE2;
1682 }
aurel3215342722008-05-04 13:11:53 +00001683 bits = 4;
bellard17b00182003-08-08 23:50:57 +00001684 } else {
bellard798b0c22004-06-05 10:30:49 +00001685 switch(s->get_bpp(s)) {
1686 default:
1687 case 0:
bellard4fa0f5d2004-02-06 19:47:52 +00001688 full_update |= update_palette256(s);
1689 v = VGA_DRAW_LINE8D2;
aurel3215342722008-05-04 13:11:53 +00001690 bits = 4;
bellard798b0c22004-06-05 10:30:49 +00001691 break;
1692 case 8:
1693 full_update |= update_palette256(s);
1694 v = VGA_DRAW_LINE8;
aurel3215342722008-05-04 13:11:53 +00001695 bits = 8;
bellard798b0c22004-06-05 10:30:49 +00001696 break;
1697 case 15:
1698 v = VGA_DRAW_LINE15;
aurel3215342722008-05-04 13:11:53 +00001699 bits = 16;
bellard798b0c22004-06-05 10:30:49 +00001700 break;
1701 case 16:
1702 v = VGA_DRAW_LINE16;
aurel3215342722008-05-04 13:11:53 +00001703 bits = 16;
bellard798b0c22004-06-05 10:30:49 +00001704 break;
1705 case 24:
1706 v = VGA_DRAW_LINE24;
aurel3215342722008-05-04 13:11:53 +00001707 bits = 24;
bellard798b0c22004-06-05 10:30:49 +00001708 break;
1709 case 32:
1710 v = VGA_DRAW_LINE32;
aurel3215342722008-05-04 13:11:53 +00001711 bits = 32;
bellard798b0c22004-06-05 10:30:49 +00001712 break;
bellard4fa0f5d2004-02-06 19:47:52 +00001713 }
bellard17b00182003-08-08 23:50:57 +00001714 }
bellardd3079cd2006-05-10 22:17:36 +00001715 vga_draw_line = vga_draw_line_table[v * NB_DEPTHS + get_depth_index(s->ds)];
bellarde89f66e2003-08-04 23:30:47 +00001716
aliguori7d957bd2009-01-15 22:14:11 +00001717 if (!is_buffer_shared(s->ds->surface) && s->cursor_invalidate)
bellarda8aa6692004-06-06 15:17:19 +00001718 s->cursor_invalidate(s);
ths3b46e622007-09-17 08:09:54 +00001719
bellarde89f66e2003-08-04 23:30:47 +00001720 line_offset = s->line_offset;
bellard17b00182003-08-08 23:50:57 +00001721#if 0
bellardf6c958c2004-11-07 22:57:20 +00001722 printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
bellard17b00182003-08-08 23:50:57 +00001723 width, height, v, line_offset, s->cr[9], s->cr[0x17], s->line_compare, s->sr[0x01]);
1724#endif
bellarde89f66e2003-08-04 23:30:47 +00001725 addr1 = (s->start_addr * 4);
aurel3215342722008-05-04 13:11:53 +00001726 bwidth = (width * bits + 7) / 8;
bellard39cf7802003-08-05 23:06:22 +00001727 y_start = -1;
Avi Kivity12c7e752009-04-27 17:57:12 +00001728 page_min = -1;
1729 page_max = 0;
aliguori0e1f5a02008-11-24 19:29:13 +00001730 d = ds_get_data(s->ds);
1731 linesize = ds_get_linesize(s->ds);
bellard17b00182003-08-08 23:50:57 +00001732 y1 = 0;
bellarde89f66e2003-08-04 23:30:47 +00001733 for(y = 0; y < height; y++) {
1734 addr = addr1;
bellard39cf7802003-08-05 23:06:22 +00001735 if (!(s->cr[0x17] & 1)) {
bellard17b00182003-08-08 23:50:57 +00001736 int shift;
bellarde89f66e2003-08-04 23:30:47 +00001737 /* CGA compatibility handling */
bellard17b00182003-08-08 23:50:57 +00001738 shift = 14 + ((s->cr[0x17] >> 6) & 1);
1739 addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
bellarde89f66e2003-08-04 23:30:47 +00001740 }
bellard39cf7802003-08-05 23:06:22 +00001741 if (!(s->cr[0x17] & 2)) {
bellard17b00182003-08-08 23:50:57 +00001742 addr = (addr & ~0x8000) | ((y1 & 2) << 14);
bellarde89f66e2003-08-04 23:30:47 +00001743 }
Avi Kivityb1950432011-08-08 16:08:57 +03001744 page0 = addr & TARGET_PAGE_MASK;
1745 page1 = (addr + bwidth - 1) & TARGET_PAGE_MASK;
ths5fafdf22007-09-16 21:08:06 +00001746 update = full_update |
Avi Kivityb1950432011-08-08 16:08:57 +03001747 memory_region_get_dirty(&s->vram, page0, DIRTY_MEMORY_VGA) |
1748 memory_region_get_dirty(&s->vram, page1, DIRTY_MEMORY_VGA);
bellard4fa0f5d2004-02-06 19:47:52 +00001749 if ((page1 - page0) > TARGET_PAGE_SIZE) {
bellard39cf7802003-08-05 23:06:22 +00001750 /* if wide line, can use another page */
Avi Kivityb1950432011-08-08 16:08:57 +03001751 update |= memory_region_get_dirty(&s->vram,
1752 page0 + TARGET_PAGE_SIZE,
1753 DIRTY_MEMORY_VGA);
bellard39cf7802003-08-05 23:06:22 +00001754 }
bellarda8aa6692004-06-06 15:17:19 +00001755 /* explicit invalidation for the hardware cursor */
1756 update |= (s->invalidated_y_table[y >> 5] >> (y & 0x1f)) & 1;
bellarde89f66e2003-08-04 23:30:47 +00001757 if (update) {
bellard39cf7802003-08-05 23:06:22 +00001758 if (y_start < 0)
1759 y_start = y;
bellarde89f66e2003-08-04 23:30:47 +00001760 if (page0 < page_min)
1761 page_min = page0;
1762 if (page1 > page_max)
1763 page_max = page1;
aliguori7d957bd2009-01-15 22:14:11 +00001764 if (!(is_buffer_shared(s->ds->surface))) {
1765 vga_draw_line(s, d, s->vram_ptr + addr, width);
1766 if (s->cursor_draw_line)
1767 s->cursor_draw_line(s, d, y);
1768 }
bellard39cf7802003-08-05 23:06:22 +00001769 } else {
1770 if (y_start >= 0) {
1771 /* flush to display */
ths5fafdf22007-09-16 21:08:06 +00001772 dpy_update(s->ds, 0, y_start,
aliguori799e7092009-04-07 20:55:29 +00001773 disp_width, y - y_start);
bellard39cf7802003-08-05 23:06:22 +00001774 y_start = -1;
1775 }
bellarde89f66e2003-08-04 23:30:47 +00001776 }
bellarda07cf922003-09-30 21:29:03 +00001777 if (!multi_run) {
bellardf6c958c2004-11-07 22:57:20 +00001778 mask = (s->cr[0x17] & 3) ^ 3;
1779 if ((y1 & mask) == mask)
1780 addr1 += line_offset;
1781 y1++;
aliguori799e7092009-04-07 20:55:29 +00001782 multi_run = multi_scan;
bellarda07cf922003-09-30 21:29:03 +00001783 } else {
1784 multi_run--;
bellarde89f66e2003-08-04 23:30:47 +00001785 }
bellardf6c958c2004-11-07 22:57:20 +00001786 /* line compare acts on the displayed lines */
1787 if (y == s->line_compare)
1788 addr1 = 0;
bellarde89f66e2003-08-04 23:30:47 +00001789 d += linesize;
1790 }
bellard39cf7802003-08-05 23:06:22 +00001791 if (y_start >= 0) {
1792 /* flush to display */
ths5fafdf22007-09-16 21:08:06 +00001793 dpy_update(s->ds, 0, y_start,
aliguori799e7092009-04-07 20:55:29 +00001794 disp_width, y - y_start);
bellard39cf7802003-08-05 23:06:22 +00001795 }
bellarde89f66e2003-08-04 23:30:47 +00001796 /* reset modified pages */
Avi Kivity12c7e752009-04-27 17:57:12 +00001797 if (page_max >= page_min) {
Avi Kivityb1950432011-08-08 16:08:57 +03001798 memory_region_reset_dirty(&s->vram,
1799 page_min,
1800 page_max + TARGET_PAGE_SIZE - page_min,
1801 DIRTY_MEMORY_VGA);
bellarde89f66e2003-08-04 23:30:47 +00001802 }
bellarda8aa6692004-06-06 15:17:19 +00001803 memset(s->invalidated_y_table, 0, ((height + 31) >> 5) * 4);
bellarde89f66e2003-08-04 23:30:47 +00001804}
1805
Juan Quintelacedd91d2009-08-31 16:07:24 +02001806static void vga_draw_blank(VGACommonState *s, int full_update)
bellard2aebb3e2004-04-15 22:28:04 +00001807{
1808 int i, w, val;
1809 uint8_t *d;
1810
1811 if (!full_update)
1812 return;
1813 if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
1814 return;
aliguori2bec46d2008-11-24 20:21:41 +00001815
aliguori7d957bd2009-01-15 22:14:11 +00001816 s->rgb_to_pixel =
1817 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
aliguori0e1f5a02008-11-24 19:29:13 +00001818 if (ds_get_bits_per_pixel(s->ds) == 8)
bellard2aebb3e2004-04-15 22:28:04 +00001819 val = s->rgb_to_pixel(0, 0, 0);
1820 else
1821 val = 0;
aliguori0e1f5a02008-11-24 19:29:13 +00001822 w = s->last_scr_width * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
1823 d = ds_get_data(s->ds);
bellard2aebb3e2004-04-15 22:28:04 +00001824 for(i = 0; i < s->last_scr_height; i++) {
1825 memset(d, val, w);
aliguori0e1f5a02008-11-24 19:29:13 +00001826 d += ds_get_linesize(s->ds);
bellard2aebb3e2004-04-15 22:28:04 +00001827 }
ths5fafdf22007-09-16 21:08:06 +00001828 dpy_update(s->ds, 0, 0,
bellard2aebb3e2004-04-15 22:28:04 +00001829 s->last_scr_width, s->last_scr_height);
1830}
1831
aliguori799e7092009-04-07 20:55:29 +00001832#define GMODE_TEXT 0
1833#define GMODE_GRAPH 1
1834#define GMODE_BLANK 2
1835
pbrook95219892006-04-09 01:06:34 +00001836static void vga_update_display(void *opaque)
bellarde89f66e2003-08-04 23:30:47 +00001837{
Juan Quintelacedd91d2009-08-31 16:07:24 +02001838 VGACommonState *s = opaque;
aliguori799e7092009-04-07 20:55:29 +00001839 int full_update, graphic_mode;
bellarde89f66e2003-08-04 23:30:47 +00001840
aliguori0e1f5a02008-11-24 19:29:13 +00001841 if (ds_get_bits_per_pixel(s->ds) == 0) {
bellard0f359202004-03-14 21:42:10 +00001842 /* nothing to do */
bellard59a983b2004-03-17 23:17:16 +00001843 } else {
Aurelien Jarno3098b9f2009-11-27 18:42:26 +01001844 full_update = 0;
aliguori799e7092009-04-07 20:55:29 +00001845 if (!(s->ar_index & 0x20)) {
1846 graphic_mode = GMODE_BLANK;
1847 } else {
1848 graphic_mode = s->gr[6] & 1;
1849 }
1850 if (graphic_mode != s->graphic_mode) {
1851 s->graphic_mode = graphic_mode;
1852 full_update = 1;
1853 }
1854 switch(graphic_mode) {
bellard2aebb3e2004-04-15 22:28:04 +00001855 case GMODE_TEXT:
bellarde89f66e2003-08-04 23:30:47 +00001856 vga_draw_text(s, full_update);
bellard2aebb3e2004-04-15 22:28:04 +00001857 break;
1858 case GMODE_GRAPH:
1859 vga_draw_graphic(s, full_update);
1860 break;
1861 case GMODE_BLANK:
1862 default:
1863 vga_draw_blank(s, full_update);
1864 break;
1865 }
bellarde89f66e2003-08-04 23:30:47 +00001866 }
1867}
1868
bellarda130a412004-06-08 00:59:19 +00001869/* force a full display refresh */
pbrook95219892006-04-09 01:06:34 +00001870static void vga_invalidate_display(void *opaque)
bellarda130a412004-06-08 00:59:19 +00001871{
Juan Quintelacedd91d2009-08-31 16:07:24 +02001872 VGACommonState *s = opaque;
ths3b46e622007-09-17 08:09:54 +00001873
Aurelien Jarno3098b9f2009-11-27 18:42:26 +01001874 s->last_width = -1;
1875 s->last_height = -1;
bellarda130a412004-06-08 00:59:19 +00001876}
1877
Juan Quintela03a3e7b2009-08-24 18:42:45 +02001878void vga_common_reset(VGACommonState *s)
bellarde89f66e2003-08-04 23:30:47 +00001879{
blueswir16e6b7362008-12-28 18:27:10 +00001880 s->sr_index = 0;
1881 memset(s->sr, '\0', sizeof(s->sr));
1882 s->gr_index = 0;
1883 memset(s->gr, '\0', sizeof(s->gr));
1884 s->ar_index = 0;
1885 memset(s->ar, '\0', sizeof(s->ar));
1886 s->ar_flip_flop = 0;
1887 s->cr_index = 0;
1888 memset(s->cr, '\0', sizeof(s->cr));
1889 s->msr = 0;
1890 s->fcr = 0;
1891 s->st00 = 0;
1892 s->st01 = 0;
1893 s->dac_state = 0;
1894 s->dac_sub_index = 0;
1895 s->dac_read_index = 0;
1896 s->dac_write_index = 0;
1897 memset(s->dac_cache, '\0', sizeof(s->dac_cache));
1898 s->dac_8bit = 0;
1899 memset(s->palette, '\0', sizeof(s->palette));
1900 s->bank_offset = 0;
1901#ifdef CONFIG_BOCHS_VBE
1902 s->vbe_index = 0;
1903 memset(s->vbe_regs, '\0', sizeof(s->vbe_regs));
Gerd Hoffmannaf922842010-03-25 11:38:52 +01001904 s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID5;
blueswir16e6b7362008-12-28 18:27:10 +00001905 s->vbe_start_addr = 0;
1906 s->vbe_line_offset = 0;
1907 s->vbe_bank_mask = (s->vram_size >> 16) - 1;
1908#endif
1909 memset(s->font_offsets, '\0', sizeof(s->font_offsets));
aliguori799e7092009-04-07 20:55:29 +00001910 s->graphic_mode = -1; /* force full update */
blueswir16e6b7362008-12-28 18:27:10 +00001911 s->shift_control = 0;
1912 s->double_scan = 0;
1913 s->line_offset = 0;
1914 s->line_compare = 0;
1915 s->start_addr = 0;
1916 s->plane_updated = 0;
1917 s->last_cw = 0;
1918 s->last_ch = 0;
1919 s->last_width = 0;
1920 s->last_height = 0;
1921 s->last_scr_width = 0;
1922 s->last_scr_height = 0;
1923 s->cursor_start = 0;
1924 s->cursor_end = 0;
1925 s->cursor_offset = 0;
1926 memset(s->invalidated_y_table, '\0', sizeof(s->invalidated_y_table));
1927 memset(s->last_palette, '\0', sizeof(s->last_palette));
1928 memset(s->last_ch_attr, '\0', sizeof(s->last_ch_attr));
1929 switch (vga_retrace_method) {
1930 case VGA_RETRACE_DUMB:
1931 break;
1932 case VGA_RETRACE_PRECISE:
1933 memset(&s->retrace_info, 0, sizeof (s->retrace_info));
1934 break;
1935 }
Jan Kiszka80763882011-08-22 19:12:12 +02001936 vga_update_memory_access(s);
bellarde89f66e2003-08-04 23:30:47 +00001937}
1938
Juan Quintela03a3e7b2009-08-24 18:42:45 +02001939static void vga_reset(void *opaque)
1940{
Juan Quintelacedd91d2009-08-31 16:07:24 +02001941 VGACommonState *s = opaque;
Juan Quintela03a3e7b2009-08-24 18:42:45 +02001942 vga_common_reset(s);
1943}
1944
balrog4d3b6f62008-02-10 16:33:14 +00001945#define TEXTMODE_X(x) ((x) % width)
1946#define TEXTMODE_Y(x) ((x) / width)
1947#define VMEM2CHTYPE(v) ((v & 0xff0007ff) | \
1948 ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
1949/* relay text rendering to the display driver
1950 * instead of doing a full vga_update_display() */
Anthony Liguoric227f092009-10-01 16:12:16 -05001951static void vga_update_text(void *opaque, console_ch_t *chardata)
balrog4d3b6f62008-02-10 16:33:14 +00001952{
Juan Quintelacedd91d2009-08-31 16:07:24 +02001953 VGACommonState *s = opaque;
aliguori799e7092009-04-07 20:55:29 +00001954 int graphic_mode, i, cursor_offset, cursor_visible;
balrog4d3b6f62008-02-10 16:33:14 +00001955 int cw, cheight, width, height, size, c_min, c_max;
1956 uint32_t *src;
Anthony Liguoric227f092009-10-01 16:12:16 -05001957 console_ch_t *dst, val;
balrog4d3b6f62008-02-10 16:33:14 +00001958 char msg_buffer[80];
aliguori799e7092009-04-07 20:55:29 +00001959 int full_update = 0;
balrog4d3b6f62008-02-10 16:33:14 +00001960
aliguori799e7092009-04-07 20:55:29 +00001961 if (!(s->ar_index & 0x20)) {
1962 graphic_mode = GMODE_BLANK;
1963 } else {
1964 graphic_mode = s->gr[6] & 1;
1965 }
1966 if (graphic_mode != s->graphic_mode) {
1967 s->graphic_mode = graphic_mode;
1968 full_update = 1;
1969 }
1970 if (s->last_width == -1) {
1971 s->last_width = 0;
1972 full_update = 1;
1973 }
1974
1975 switch (graphic_mode) {
balrog4d3b6f62008-02-10 16:33:14 +00001976 case GMODE_TEXT:
1977 /* TODO: update palette */
aliguori799e7092009-04-07 20:55:29 +00001978 full_update |= update_basic_params(s);
balrog4d3b6f62008-02-10 16:33:14 +00001979
aliguori9586fef2009-04-05 18:41:18 +00001980 /* total width & height */
aliguori799e7092009-04-07 20:55:29 +00001981 cheight = (s->cr[9] & 0x1f) + 1;
1982 cw = 8;
1983 if (!(s->sr[1] & 0x01))
1984 cw = 9;
1985 if (s->sr[1] & 0x08)
1986 cw = 16; /* NOTE: no 18 pixel wide */
1987 width = (s->cr[0x01] + 1);
1988 if (s->cr[0x06] == 100) {
1989 /* ugly hack for CGA 160x100x16 - explain me the logic */
1990 height = 100;
1991 } else {
1992 height = s->cr[0x12] |
1993 ((s->cr[0x07] & 0x02) << 7) |
1994 ((s->cr[0x07] & 0x40) << 3);
1995 height = (height + 1) / cheight;
1996 }
1997
balrog4d3b6f62008-02-10 16:33:14 +00001998 size = (height * width);
1999 if (size > CH_ATTR_SIZE) {
2000 if (!full_update)
2001 return;
2002
blueswir1363a37d2008-08-21 17:58:08 +00002003 snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Text mode",
2004 width, height);
balrog4d3b6f62008-02-10 16:33:14 +00002005 break;
2006 }
2007
aliguori799e7092009-04-07 20:55:29 +00002008 if (width != s->last_width || height != s->last_height ||
2009 cw != s->last_cw || cheight != s->last_ch) {
2010 s->last_scr_width = width * cw;
2011 s->last_scr_height = height * cheight;
2012 s->ds->surface->width = width;
2013 s->ds->surface->height = height;
2014 dpy_resize(s->ds);
2015 s->last_width = width;
2016 s->last_height = height;
2017 s->last_ch = cheight;
2018 s->last_cw = cw;
2019 full_update = 1;
2020 }
2021
balrog4d3b6f62008-02-10 16:33:14 +00002022 /* Update "hardware" cursor */
2023 cursor_offset = ((s->cr[0x0e] << 8) | s->cr[0x0f]) - s->start_addr;
2024 if (cursor_offset != s->cursor_offset ||
2025 s->cr[0xa] != s->cursor_start ||
2026 s->cr[0xb] != s->cursor_end || full_update) {
2027 cursor_visible = !(s->cr[0xa] & 0x20);
2028 if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
2029 dpy_cursor(s->ds,
2030 TEXTMODE_X(cursor_offset),
2031 TEXTMODE_Y(cursor_offset));
2032 else
2033 dpy_cursor(s->ds, -1, -1);
2034 s->cursor_offset = cursor_offset;
2035 s->cursor_start = s->cr[0xa];
2036 s->cursor_end = s->cr[0xb];
2037 }
2038
2039 src = (uint32_t *) s->vram_ptr + s->start_addr;
2040 dst = chardata;
2041
2042 if (full_update) {
2043 for (i = 0; i < size; src ++, dst ++, i ++)
Aurelien Jarno9ae19b62011-01-04 21:58:24 +01002044 console_write_ch(dst, VMEM2CHTYPE(le32_to_cpu(*src)));
balrog4d3b6f62008-02-10 16:33:14 +00002045
2046 dpy_update(s->ds, 0, 0, width, height);
2047 } else {
2048 c_max = 0;
2049
2050 for (i = 0; i < size; src ++, dst ++, i ++) {
Aurelien Jarno9ae19b62011-01-04 21:58:24 +01002051 console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
balrog4d3b6f62008-02-10 16:33:14 +00002052 if (*dst != val) {
2053 *dst = val;
2054 c_max = i;
2055 break;
2056 }
2057 }
2058 c_min = i;
2059 for (; i < size; src ++, dst ++, i ++) {
Aurelien Jarno9ae19b62011-01-04 21:58:24 +01002060 console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
balrog4d3b6f62008-02-10 16:33:14 +00002061 if (*dst != val) {
2062 *dst = val;
2063 c_max = i;
2064 }
2065 }
2066
2067 if (c_min <= c_max) {
2068 i = TEXTMODE_Y(c_min);
2069 dpy_update(s->ds, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
2070 }
2071 }
2072
2073 return;
2074 case GMODE_GRAPH:
2075 if (!full_update)
2076 return;
2077
2078 s->get_resolution(s, &width, &height);
blueswir1363a37d2008-08-21 17:58:08 +00002079 snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Graphic mode",
2080 width, height);
balrog4d3b6f62008-02-10 16:33:14 +00002081 break;
2082 case GMODE_BLANK:
2083 default:
2084 if (!full_update)
2085 return;
2086
blueswir1363a37d2008-08-21 17:58:08 +00002087 snprintf(msg_buffer, sizeof(msg_buffer), "VGA Blank mode");
balrog4d3b6f62008-02-10 16:33:14 +00002088 break;
2089 }
2090
2091 /* Display a message */
balrog5228c2d2008-02-11 00:09:42 +00002092 s->last_width = 60;
2093 s->last_height = height = 3;
balrog4d3b6f62008-02-10 16:33:14 +00002094 dpy_cursor(s->ds, -1, -1);
aliguori7d957bd2009-01-15 22:14:11 +00002095 s->ds->surface->width = s->last_width;
2096 s->ds->surface->height = height;
2097 dpy_resize(s->ds);
balrog4d3b6f62008-02-10 16:33:14 +00002098
balrog5228c2d2008-02-11 00:09:42 +00002099 for (dst = chardata, i = 0; i < s->last_width * height; i ++)
balrog4d3b6f62008-02-10 16:33:14 +00002100 console_write_ch(dst ++, ' ');
2101
2102 size = strlen(msg_buffer);
balrog5228c2d2008-02-11 00:09:42 +00002103 width = (s->last_width - size) / 2;
2104 dst = chardata + s->last_width + width;
balrog4d3b6f62008-02-10 16:33:14 +00002105 for (i = 0; i < size; i ++)
2106 console_write_ch(dst ++, 0x00200100 | msg_buffer[i]);
2107
balrog5228c2d2008-02-11 00:09:42 +00002108 dpy_update(s->ds, 0, 0, s->last_width, height);
balrog4d3b6f62008-02-10 16:33:14 +00002109}
2110
Avi Kivityb1950432011-08-08 16:08:57 +03002111static uint64_t vga_mem_read(void *opaque, target_phys_addr_t addr,
2112 unsigned size)
2113{
2114 VGACommonState *s = opaque;
bellarde89f66e2003-08-04 23:30:47 +00002115
Avi Kivityb2a5e762011-08-08 16:09:01 +03002116 return vga_mem_readb(s, addr);
Avi Kivityb1950432011-08-08 16:08:57 +03002117}
2118
2119static void vga_mem_write(void *opaque, target_phys_addr_t addr,
2120 uint64_t data, unsigned size)
2121{
2122 VGACommonState *s = opaque;
2123
Avi Kivityb2a5e762011-08-08 16:09:01 +03002124 return vga_mem_writeb(s, addr, data);
Avi Kivityb1950432011-08-08 16:08:57 +03002125}
2126
2127const MemoryRegionOps vga_mem_ops = {
2128 .read = vga_mem_read,
2129 .write = vga_mem_write,
2130 .endianness = DEVICE_LITTLE_ENDIAN,
Avi Kivityb2a5e762011-08-08 16:09:01 +03002131 .impl = {
2132 .min_access_size = 1,
2133 .max_access_size = 1,
2134 },
bellarde89f66e2003-08-04 23:30:47 +00002135};
2136
Juan Quintela11b6b342009-10-14 15:25:25 +02002137static int vga_common_post_load(void *opaque, int version_id)
bellardb0a21b52004-03-31 18:58:38 +00002138{
Juan Quintela0d65ddc2009-08-31 16:07:14 +02002139 VGACommonState *s = opaque;
bellardb0a21b52004-03-31 18:58:38 +00002140
2141 /* force refresh */
aliguori799e7092009-04-07 20:55:29 +00002142 s->graphic_mode = -1;
bellardb0a21b52004-03-31 18:58:38 +00002143 return 0;
2144}
2145
Juan Quintela11b6b342009-10-14 15:25:25 +02002146const VMStateDescription vmstate_vga_common = {
2147 .name = "vga",
2148 .version_id = 2,
2149 .minimum_version_id = 2,
2150 .minimum_version_id_old = 2,
2151 .post_load = vga_common_post_load,
2152 .fields = (VMStateField []) {
2153 VMSTATE_UINT32(latch, VGACommonState),
2154 VMSTATE_UINT8(sr_index, VGACommonState),
2155 VMSTATE_PARTIAL_BUFFER(sr, VGACommonState, 8),
2156 VMSTATE_UINT8(gr_index, VGACommonState),
2157 VMSTATE_PARTIAL_BUFFER(gr, VGACommonState, 16),
2158 VMSTATE_UINT8(ar_index, VGACommonState),
2159 VMSTATE_BUFFER(ar, VGACommonState),
2160 VMSTATE_INT32(ar_flip_flop, VGACommonState),
2161 VMSTATE_UINT8(cr_index, VGACommonState),
2162 VMSTATE_BUFFER(cr, VGACommonState),
2163 VMSTATE_UINT8(msr, VGACommonState),
2164 VMSTATE_UINT8(fcr, VGACommonState),
2165 VMSTATE_UINT8(st00, VGACommonState),
2166 VMSTATE_UINT8(st01, VGACommonState),
2167
2168 VMSTATE_UINT8(dac_state, VGACommonState),
2169 VMSTATE_UINT8(dac_sub_index, VGACommonState),
2170 VMSTATE_UINT8(dac_read_index, VGACommonState),
2171 VMSTATE_UINT8(dac_write_index, VGACommonState),
2172 VMSTATE_BUFFER(dac_cache, VGACommonState),
2173 VMSTATE_BUFFER(palette, VGACommonState),
2174
2175 VMSTATE_INT32(bank_offset, VGACommonState),
2176 VMSTATE_UINT8_EQUAL(is_vbe_vmstate, VGACommonState),
2177#ifdef CONFIG_BOCHS_VBE
2178 VMSTATE_UINT16(vbe_index, VGACommonState),
2179 VMSTATE_UINT16_ARRAY(vbe_regs, VGACommonState, VBE_DISPI_INDEX_NB),
2180 VMSTATE_UINT32(vbe_start_addr, VGACommonState),
2181 VMSTATE_UINT32(vbe_line_offset, VGACommonState),
2182 VMSTATE_UINT32(vbe_bank_mask, VGACommonState),
2183#endif
2184 VMSTATE_END_OF_LIST()
2185 }
2186};
2187
Juan Quintelaa4a2f592009-08-24 18:42:47 +02002188void vga_common_init(VGACommonState *s, int vga_ram_size)
bellarde89f66e2003-08-04 23:30:47 +00002189{
bellard17b00182003-08-08 23:50:57 +00002190 int i, j, v, b;
bellarde89f66e2003-08-04 23:30:47 +00002191
2192 for(i = 0;i < 256; i++) {
2193 v = 0;
2194 for(j = 0; j < 8; j++) {
2195 v |= ((i >> j) & 1) << (j * 4);
2196 }
2197 expand4[i] = v;
2198
2199 v = 0;
2200 for(j = 0; j < 4; j++) {
2201 v |= ((i >> (2 * j)) & 3) << (j * 4);
2202 }
2203 expand2[i] = v;
2204 }
bellard17b00182003-08-08 23:50:57 +00002205 for(i = 0; i < 16; i++) {
2206 v = 0;
2207 for(j = 0; j < 4; j++) {
2208 b = ((i >> j) & 1);
2209 v |= b << (2 * j);
2210 v |= b << (2 * j + 1);
2211 }
2212 expand4to8[i] = v;
2213 }
bellarde89f66e2003-08-04 23:30:47 +00002214
Juan Quintela2a3138a2009-10-14 14:10:11 +02002215#ifdef CONFIG_BOCHS_VBE
2216 s->is_vbe_vmstate = 1;
2217#else
2218 s->is_vbe_vmstate = 0;
2219#endif
Avi Kivityb1950432011-08-08 16:08:57 +03002220 memory_region_init_ram(&s->vram, NULL, "vga.vram", vga_ram_size);
2221 s->vram_ptr = memory_region_get_ram_ptr(&s->vram);
bellarde89f66e2003-08-04 23:30:47 +00002222 s->vram_size = vga_ram_size;
bellard798b0c22004-06-05 10:30:49 +00002223 s->get_bpp = vga_get_bpp;
2224 s->get_offsets = vga_get_offsets;
bellarda130a412004-06-08 00:59:19 +00002225 s->get_resolution = vga_get_resolution;
thsd34cab92007-04-02 01:10:46 +00002226 s->update = vga_update_display;
2227 s->invalidate = vga_invalidate_display;
2228 s->screen_dump = vga_screen_dump;
balrog4d3b6f62008-02-10 16:33:14 +00002229 s->text_update = vga_update_text;
malccb5a7aa2008-09-28 00:42:12 +00002230 switch (vga_retrace_method) {
2231 case VGA_RETRACE_DUMB:
2232 s->retrace = vga_dumb_retrace;
2233 s->update_retrace_info = vga_dumb_update_retrace_info;
2234 break;
2235
2236 case VGA_RETRACE_PRECISE:
2237 s->retrace = vga_precise_retrace;
2238 s->update_retrace_info = vga_precise_update_retrace_info;
malccb5a7aa2008-09-28 00:42:12 +00002239 break;
2240 }
Avi Kivityb1950432011-08-08 16:08:57 +03002241 vga_dirty_log_start(s);
bellard798b0c22004-06-05 10:30:49 +00002242}
2243
bellardd2269f62006-08-17 10:44:00 +00002244/* used by both ISA and PCI */
Avi Kivityb1950432011-08-08 16:08:57 +03002245MemoryRegion *vga_init_io(VGACommonState *s)
bellard798b0c22004-06-05 10:30:49 +00002246{
Avi Kivityb1950432011-08-08 16:08:57 +03002247 MemoryRegion *vga_mem;
2248
bellard0f359202004-03-14 21:42:10 +00002249 register_ioport_write(0x3c0, 16, 1, vga_ioport_write, s);
bellarde89f66e2003-08-04 23:30:47 +00002250
bellard0f359202004-03-14 21:42:10 +00002251 register_ioport_write(0x3b4, 2, 1, vga_ioport_write, s);
2252 register_ioport_write(0x3d4, 2, 1, vga_ioport_write, s);
2253 register_ioport_write(0x3ba, 1, 1, vga_ioport_write, s);
2254 register_ioport_write(0x3da, 1, 1, vga_ioport_write, s);
bellarde89f66e2003-08-04 23:30:47 +00002255
bellard0f359202004-03-14 21:42:10 +00002256 register_ioport_read(0x3c0, 16, 1, vga_ioport_read, s);
bellarde89f66e2003-08-04 23:30:47 +00002257
bellard0f359202004-03-14 21:42:10 +00002258 register_ioport_read(0x3b4, 2, 1, vga_ioport_read, s);
2259 register_ioport_read(0x3d4, 2, 1, vga_ioport_read, s);
2260 register_ioport_read(0x3ba, 1, 1, vga_ioport_read, s);
2261 register_ioport_read(0x3da, 1, 1, vga_ioport_read, s);
bellarde89f66e2003-08-04 23:30:47 +00002262
bellard4fa0f5d2004-02-06 19:47:52 +00002263#ifdef CONFIG_BOCHS_VBE
bellard09a79b42004-05-26 22:58:01 +00002264#if defined (TARGET_I386)
2265 register_ioport_read(0x1ce, 1, 2, vbe_ioport_read_index, s);
2266 register_ioport_read(0x1cf, 1, 2, vbe_ioport_read_data, s);
bellard4fa0f5d2004-02-06 19:47:52 +00002267
bellard09a79b42004-05-26 22:58:01 +00002268 register_ioport_write(0x1ce, 1, 2, vbe_ioport_write_index, s);
2269 register_ioport_write(0x1cf, 1, 2, vbe_ioport_write_data, s);
bellard09a79b42004-05-26 22:58:01 +00002270#else
2271 register_ioport_read(0x1ce, 1, 2, vbe_ioport_read_index, s);
2272 register_ioport_read(0x1d0, 1, 2, vbe_ioport_read_data, s);
2273
2274 register_ioport_write(0x1ce, 1, 2, vbe_ioport_write_index, s);
2275 register_ioport_write(0x1d0, 1, 2, vbe_ioport_write_data, s);
bellard4fa0f5d2004-02-06 19:47:52 +00002276#endif
bellard09a79b42004-05-26 22:58:01 +00002277#endif /* CONFIG_BOCHS_VBE */
bellard4fa0f5d2004-02-06 19:47:52 +00002278
Anthony Liguori7267c092011-08-20 22:09:37 -05002279 vga_mem = g_malloc(sizeof(*vga_mem));
Avi Kivityb1950432011-08-08 16:08:57 +03002280 memory_region_init_io(vga_mem, &vga_mem_ops, s,
2281 "vga-lowmem", 0x20000);
2282
2283 return vga_mem;
Blue Swirl7435b792011-02-13 14:01:05 +00002284}
2285
Avi Kivitybe20f9e2011-08-15 17:17:37 +03002286void vga_init(VGACommonState *s, MemoryRegion *address_space)
Blue Swirl7435b792011-02-13 14:01:05 +00002287{
Avi Kivityb1950432011-08-08 16:08:57 +03002288 MemoryRegion *vga_io_memory;
Blue Swirl7435b792011-02-13 14:01:05 +00002289
2290 qemu_register_reset(vga_reset, s);
2291
2292 s->bank_offset = 0;
2293
Jan Kiszka80763882011-08-22 19:12:12 +02002294 s->legacy_address_space = address_space;
2295
Blue Swirl7435b792011-02-13 14:01:05 +00002296 vga_io_memory = vga_init_io(s);
Avi Kivitybe20f9e2011-08-15 17:17:37 +03002297 memory_region_add_subregion_overlap(address_space,
Avi Kivityb1950432011-08-08 16:08:57 +03002298 isa_mem_base + 0x000a0000,
2299 vga_io_memory,
2300 1);
2301 memory_region_set_coalescing(vga_io_memory);
bellardd2269f62006-08-17 10:44:00 +00002302}
bellard1078f662004-05-20 12:46:38 +00002303
Avi Kivitybe20f9e2011-08-15 17:17:37 +03002304void vga_init_vbe(VGACommonState *s, MemoryRegion *system_memory)
Anthony Liguorif0138a62009-12-18 08:08:07 +10002305{
2306#ifdef CONFIG_BOCHS_VBE
2307 /* XXX: use optimized standard vga accesses */
Avi Kivitybe20f9e2011-08-15 17:17:37 +03002308 memory_region_add_subregion(system_memory,
Avi Kivityb1950432011-08-08 16:08:57 +03002309 VBE_DISPI_LFB_PHYSICAL_ADDRESS,
2310 &s->vram);
Anthony Liguorif0138a62009-12-18 08:08:07 +10002311 s->vbe_mapped = 1;
2312#endif
2313}
bellard59a983b2004-03-17 23:17:16 +00002314/********************************************************/
2315/* vga screen dump */
2316
Stefano Stabellini04a52b42009-08-11 16:18:07 +01002317static void vga_save_dpy_update(DisplayState *ds,
bellard59a983b2004-03-17 23:17:16 +00002318 int x, int y, int w, int h)
2319{
Stefano Stabellini04a52b42009-08-11 16:18:07 +01002320 if (screen_dump_filename) {
2321 ppm_save(screen_dump_filename, ds->surface);
Stefano Stabellini04a52b42009-08-11 16:18:07 +01002322 }
bellard59a983b2004-03-17 23:17:16 +00002323}
2324
aliguori7d957bd2009-01-15 22:14:11 +00002325static void vga_save_dpy_resize(DisplayState *s)
bellard59a983b2004-03-17 23:17:16 +00002326{
bellard59a983b2004-03-17 23:17:16 +00002327}
2328
2329static void vga_save_dpy_refresh(DisplayState *s)
2330{
2331}
2332
aliguorie07d6302009-01-16 19:07:10 +00002333int ppm_save(const char *filename, struct DisplaySurface *ds)
bellard59a983b2004-03-17 23:17:16 +00002334{
2335 FILE *f;
2336 uint8_t *d, *d1;
aliguorie07d6302009-01-16 19:07:10 +00002337 uint32_t v;
bellard59a983b2004-03-17 23:17:16 +00002338 int y, x;
aliguorie07d6302009-01-16 19:07:10 +00002339 uint8_t r, g, b;
Avi Kivityf8e378f2011-06-20 11:12:47 +03002340 int ret;
2341 char *linebuf, *pbuf;
bellard59a983b2004-03-17 23:17:16 +00002342
2343 f = fopen(filename, "wb");
2344 if (!f)
2345 return -1;
2346 fprintf(f, "P6\n%d %d\n%d\n",
aliguorie07d6302009-01-16 19:07:10 +00002347 ds->width, ds->height, 255);
Anthony Liguori7267c092011-08-20 22:09:37 -05002348 linebuf = g_malloc(ds->width * 3);
aliguorie07d6302009-01-16 19:07:10 +00002349 d1 = ds->data;
2350 for(y = 0; y < ds->height; y++) {
bellard59a983b2004-03-17 23:17:16 +00002351 d = d1;
Avi Kivityf8e378f2011-06-20 11:12:47 +03002352 pbuf = linebuf;
aliguorie07d6302009-01-16 19:07:10 +00002353 for(x = 0; x < ds->width; x++) {
2354 if (ds->pf.bits_per_pixel == 32)
2355 v = *(uint32_t *)d;
2356 else
2357 v = (uint32_t) (*(uint16_t *)d);
2358 r = ((v >> ds->pf.rshift) & ds->pf.rmax) * 256 /
2359 (ds->pf.rmax + 1);
2360 g = ((v >> ds->pf.gshift) & ds->pf.gmax) * 256 /
2361 (ds->pf.gmax + 1);
2362 b = ((v >> ds->pf.bshift) & ds->pf.bmax) * 256 /
2363 (ds->pf.bmax + 1);
Avi Kivityf8e378f2011-06-20 11:12:47 +03002364 *pbuf++ = r;
2365 *pbuf++ = g;
2366 *pbuf++ = b;
aliguorie07d6302009-01-16 19:07:10 +00002367 d += ds->pf.bytes_per_pixel;
bellard59a983b2004-03-17 23:17:16 +00002368 }
aliguorie07d6302009-01-16 19:07:10 +00002369 d1 += ds->linesize;
Avi Kivityf8e378f2011-06-20 11:12:47 +03002370 ret = fwrite(linebuf, 1, pbuf - linebuf, f);
2371 (void)ret;
bellard59a983b2004-03-17 23:17:16 +00002372 }
Anthony Liguori7267c092011-08-20 22:09:37 -05002373 g_free(linebuf);
bellard59a983b2004-03-17 23:17:16 +00002374 fclose(f);
2375 return 0;
2376}
2377
Stefano Stabellini04a52b42009-08-11 16:18:07 +01002378static DisplayChangeListener* vga_screen_dump_init(DisplayState *ds)
bellard59a983b2004-03-17 23:17:16 +00002379{
Stefano Stabellini04a52b42009-08-11 16:18:07 +01002380 DisplayChangeListener *dcl;
blueswir14c5e8c52009-01-04 10:56:46 +00002381
Anthony Liguori7267c092011-08-20 22:09:37 -05002382 dcl = g_malloc0(sizeof(DisplayChangeListener));
Stefano Stabellini04a52b42009-08-11 16:18:07 +01002383 dcl->dpy_update = vga_save_dpy_update;
2384 dcl->dpy_resize = vga_save_dpy_resize;
2385 dcl->dpy_refresh = vga_save_dpy_refresh;
2386 register_displaychangelistener(ds, dcl);
2387 return dcl;
blueswir14c5e8c52009-01-04 10:56:46 +00002388}
2389
2390/* save the vga display in a PPM image even if no display is
2391 available */
2392static void vga_screen_dump(void *opaque, const char *filename)
2393{
Juan Quintelacedd91d2009-08-31 16:07:24 +02002394 VGACommonState *s = opaque;
blueswir14c5e8c52009-01-04 10:56:46 +00002395
Stefano Stabellini04a52b42009-08-11 16:18:07 +01002396 if (!screen_dump_dcl)
2397 screen_dump_dcl = vga_screen_dump_init(s->ds);
2398
Jan Kiszka2313e992011-09-16 00:47:55 +02002399 screen_dump_filename = filename;
aliguori9d1b4942009-04-07 20:55:58 +00002400 vga_invalidate_display(s);
Stefano Stabellini04a52b42009-08-11 16:18:07 +01002401 vga_hw_update();
Jan Kiszka2313e992011-09-16 00:47:55 +02002402 screen_dump_filename = NULL;
blueswir14c5e8c52009-01-04 10:56:46 +00002403}