bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 1 | /* |
陳韋任 | e965fc3 | 2012-02-06 14:02:55 +0800 | [diff] [blame] | 2 | * emulator main execution loop |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 5 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 10 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 15 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 16 | * You should have received a copy of the GNU Lesser General Public |
Blue Swirl | 8167ee8 | 2009-07-16 20:47:01 +0000 | [diff] [blame] | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 18 | */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 19 | #include "config.h" |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 20 | #include "cpu.h" |
Paolo Bonzini | 76cad71 | 2012-10-24 11:12:21 +0200 | [diff] [blame] | 21 | #include "disas/disas.h" |
bellard | 7cb69ca | 2008-05-10 10:55:51 +0000 | [diff] [blame] | 22 | #include "tcg.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 23 | #include "qemu/atomic.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 24 | #include "sysemu/qtest.h" |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 25 | |
Andreas Färber | 3993c6b | 2012-05-03 06:43:49 +0200 | [diff] [blame] | 26 | bool qemu_cpu_has_work(CPUState *cpu) |
aliguori | 6a4955a | 2009-04-24 18:03:20 +0000 | [diff] [blame] | 27 | { |
Andreas Färber | 3993c6b | 2012-05-03 06:43:49 +0200 | [diff] [blame] | 28 | return cpu_has_work(cpu); |
aliguori | 6a4955a | 2009-04-24 18:03:20 +0000 | [diff] [blame] | 29 | } |
| 30 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 31 | void cpu_loop_exit(CPUArchState *env) |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 32 | { |
Andreas Färber | d77953b | 2013-01-16 19:29:31 +0100 | [diff] [blame] | 33 | CPUState *cpu = ENV_GET_CPU(env); |
| 34 | |
| 35 | cpu->current_tb = NULL; |
Peter Maydell | 6ab7e54 | 2013-02-20 15:21:09 +0000 | [diff] [blame] | 36 | siglongjmp(env->jmp_env, 1); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 37 | } |
ths | bfed01f | 2007-06-03 17:44:37 +0000 | [diff] [blame] | 38 | |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 39 | /* exit the current TB from a signal handler. The host registers are |
| 40 | restored in a state compatible with the CPU emulator |
| 41 | */ |
Blue Swirl | 9eff14f | 2011-05-21 08:42:35 +0000 | [diff] [blame] | 42 | #if defined(CONFIG_SOFTMMU) |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 43 | void cpu_resume_from_signal(CPUArchState *env, void *puc) |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 44 | { |
Blue Swirl | 9eff14f | 2011-05-21 08:42:35 +0000 | [diff] [blame] | 45 | /* XXX: restore cpu registers saved in host registers */ |
| 46 | |
| 47 | env->exception_index = -1; |
Peter Maydell | 6ab7e54 | 2013-02-20 15:21:09 +0000 | [diff] [blame] | 48 | siglongjmp(env->jmp_env, 1); |
Blue Swirl | 9eff14f | 2011-05-21 08:42:35 +0000 | [diff] [blame] | 49 | } |
Blue Swirl | 9eff14f | 2011-05-21 08:42:35 +0000 | [diff] [blame] | 50 | #endif |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 51 | |
Peter Maydell | 7721137 | 2013-02-22 18:10:02 +0000 | [diff] [blame] | 52 | /* Execute a TB, and fix up the CPU state afterwards if necessary */ |
| 53 | static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, uint8_t *tb_ptr) |
| 54 | { |
| 55 | CPUArchState *env = cpu->env_ptr; |
Richard Henderson | 04d5a1d | 2013-08-20 14:35:34 -0700 | [diff] [blame] | 56 | uintptr_t next_tb = tcg_qemu_tb_exec(env, tb_ptr); |
Peter Maydell | 7721137 | 2013-02-22 18:10:02 +0000 | [diff] [blame] | 57 | if ((next_tb & TB_EXIT_MASK) > TB_EXIT_IDX1) { |
| 58 | /* We didn't start executing this TB (eg because the instruction |
| 59 | * counter hit zero); we must restore the guest PC to the address |
| 60 | * of the start of the TB. |
| 61 | */ |
Andreas Färber | bdf7ae5 | 2013-06-28 19:31:32 +0200 | [diff] [blame] | 62 | CPUClass *cc = CPU_GET_CLASS(cpu); |
Peter Maydell | 7721137 | 2013-02-22 18:10:02 +0000 | [diff] [blame] | 63 | TranslationBlock *tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK); |
Andreas Färber | bdf7ae5 | 2013-06-28 19:31:32 +0200 | [diff] [blame] | 64 | if (cc->synchronize_from_tb) { |
| 65 | cc->synchronize_from_tb(cpu, tb); |
| 66 | } else { |
| 67 | assert(cc->set_pc); |
| 68 | cc->set_pc(cpu, tb->pc); |
| 69 | } |
Peter Maydell | 7721137 | 2013-02-22 18:10:02 +0000 | [diff] [blame] | 70 | } |
Peter Maydell | 378df4b | 2013-02-22 18:10:03 +0000 | [diff] [blame] | 71 | if ((next_tb & TB_EXIT_MASK) == TB_EXIT_REQUESTED) { |
| 72 | /* We were asked to stop executing TBs (probably a pending |
| 73 | * interrupt. We've now stopped, so clear the flag. |
| 74 | */ |
| 75 | cpu->tcg_exit_req = 0; |
| 76 | } |
Peter Maydell | 7721137 | 2013-02-22 18:10:02 +0000 | [diff] [blame] | 77 | return next_tb; |
| 78 | } |
| 79 | |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 80 | /* Execute the code without caching the generated code. An interpreter |
| 81 | could be used if available. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 82 | static void cpu_exec_nocache(CPUArchState *env, int max_cycles, |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 83 | TranslationBlock *orig_tb) |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 84 | { |
Andreas Färber | d77953b | 2013-01-16 19:29:31 +0100 | [diff] [blame] | 85 | CPUState *cpu = ENV_GET_CPU(env); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 86 | TranslationBlock *tb; |
| 87 | |
| 88 | /* Should never happen. |
| 89 | We only end up here when an existing TB is too long. */ |
| 90 | if (max_cycles > CF_COUNT_MASK) |
| 91 | max_cycles = CF_COUNT_MASK; |
| 92 | |
| 93 | tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags, |
| 94 | max_cycles); |
Andreas Färber | d77953b | 2013-01-16 19:29:31 +0100 | [diff] [blame] | 95 | cpu->current_tb = tb; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 96 | /* execute the generated code */ |
Peter Maydell | 7721137 | 2013-02-22 18:10:02 +0000 | [diff] [blame] | 97 | cpu_tb_exec(cpu, tb->tc_ptr); |
Andreas Färber | d77953b | 2013-01-16 19:29:31 +0100 | [diff] [blame] | 98 | cpu->current_tb = NULL; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 99 | tb_phys_invalidate(tb, -1); |
| 100 | tb_free(tb); |
| 101 | } |
| 102 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 103 | static TranslationBlock *tb_find_slow(CPUArchState *env, |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 104 | target_ulong pc, |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 105 | target_ulong cs_base, |
j_mayer | c068688 | 2007-09-20 22:47:42 +0000 | [diff] [blame] | 106 | uint64_t flags) |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 107 | { |
| 108 | TranslationBlock *tb, **ptb1; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 109 | unsigned int h; |
Blue Swirl | 337fc75 | 2011-09-04 11:06:22 +0000 | [diff] [blame] | 110 | tb_page_addr_t phys_pc, phys_page1; |
Paul Brook | 41c1b1c | 2010-03-12 16:54:58 +0000 | [diff] [blame] | 111 | target_ulong virt_page2; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 112 | |
Evgeny Voevodin | 5e5f07e | 2013-02-01 01:47:23 +0700 | [diff] [blame] | 113 | tcg_ctx.tb_ctx.tb_invalidated_flag = 0; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 114 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 115 | /* find translated block using physical mappings */ |
Paul Brook | 41c1b1c | 2010-03-12 16:54:58 +0000 | [diff] [blame] | 116 | phys_pc = get_page_addr_code(env, pc); |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 117 | phys_page1 = phys_pc & TARGET_PAGE_MASK; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 118 | h = tb_phys_hash_func(phys_pc); |
Evgeny Voevodin | 5e5f07e | 2013-02-01 01:47:23 +0700 | [diff] [blame] | 119 | ptb1 = &tcg_ctx.tb_ctx.tb_phys_hash[h]; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 120 | for(;;) { |
| 121 | tb = *ptb1; |
| 122 | if (!tb) |
| 123 | goto not_found; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 124 | if (tb->pc == pc && |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 125 | tb->page_addr[0] == phys_page1 && |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 126 | tb->cs_base == cs_base && |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 127 | tb->flags == flags) { |
| 128 | /* check next page if needed */ |
| 129 | if (tb->page_addr[1] != -1) { |
Blue Swirl | 337fc75 | 2011-09-04 11:06:22 +0000 | [diff] [blame] | 130 | tb_page_addr_t phys_page2; |
| 131 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 132 | virt_page2 = (pc & TARGET_PAGE_MASK) + |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 133 | TARGET_PAGE_SIZE; |
Paul Brook | 41c1b1c | 2010-03-12 16:54:58 +0000 | [diff] [blame] | 134 | phys_page2 = get_page_addr_code(env, virt_page2); |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 135 | if (tb->page_addr[1] == phys_page2) |
| 136 | goto found; |
| 137 | } else { |
| 138 | goto found; |
| 139 | } |
| 140 | } |
| 141 | ptb1 = &tb->phys_hash_next; |
| 142 | } |
| 143 | not_found: |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 144 | /* if no translated code available, then translate it now */ |
| 145 | tb = tb_gen_code(env, pc, cs_base, flags, 0); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 146 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 147 | found: |
Kirill Batuzov | 2c90fe2 | 2010-12-02 16:12:46 +0300 | [diff] [blame] | 148 | /* Move the last found TB to the head of the list */ |
| 149 | if (likely(*ptb1)) { |
| 150 | *ptb1 = tb->phys_hash_next; |
Evgeny Voevodin | 5e5f07e | 2013-02-01 01:47:23 +0700 | [diff] [blame] | 151 | tb->phys_hash_next = tcg_ctx.tb_ctx.tb_phys_hash[h]; |
| 152 | tcg_ctx.tb_ctx.tb_phys_hash[h] = tb; |
Kirill Batuzov | 2c90fe2 | 2010-12-02 16:12:46 +0300 | [diff] [blame] | 153 | } |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 154 | /* we add the TB in the virtual pc hash table */ |
| 155 | env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 156 | return tb; |
| 157 | } |
| 158 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 159 | static inline TranslationBlock *tb_find_fast(CPUArchState *env) |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 160 | { |
| 161 | TranslationBlock *tb; |
| 162 | target_ulong cs_base, pc; |
aliguori | 6b91754 | 2008-11-18 19:46:41 +0000 | [diff] [blame] | 163 | int flags; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 164 | |
| 165 | /* we record a subset of the CPU state. It will |
| 166 | always be the same before a given translated block |
| 167 | is executed. */ |
aliguori | 6b91754 | 2008-11-18 19:46:41 +0000 | [diff] [blame] | 168 | cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags); |
bellard | bce6184 | 2008-02-01 22:18:51 +0000 | [diff] [blame] | 169 | tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)]; |
ths | 551bd27 | 2008-07-03 17:57:36 +0000 | [diff] [blame] | 170 | if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base || |
| 171 | tb->flags != flags)) { |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 172 | tb = tb_find_slow(env, pc, cs_base, flags); |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 173 | } |
| 174 | return tb; |
| 175 | } |
| 176 | |
Jan Kiszka | 1009d2e | 2011-03-15 12:26:13 +0100 | [diff] [blame] | 177 | static CPUDebugExcpHandler *debug_excp_handler; |
| 178 | |
Igor Mammedov | 84e3b60 | 2012-06-21 18:29:38 +0200 | [diff] [blame] | 179 | void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler) |
Jan Kiszka | 1009d2e | 2011-03-15 12:26:13 +0100 | [diff] [blame] | 180 | { |
Jan Kiszka | 1009d2e | 2011-03-15 12:26:13 +0100 | [diff] [blame] | 181 | debug_excp_handler = handler; |
Jan Kiszka | 1009d2e | 2011-03-15 12:26:13 +0100 | [diff] [blame] | 182 | } |
| 183 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 184 | static void cpu_handle_debug_exception(CPUArchState *env) |
Jan Kiszka | 1009d2e | 2011-03-15 12:26:13 +0100 | [diff] [blame] | 185 | { |
| 186 | CPUWatchpoint *wp; |
| 187 | |
| 188 | if (!env->watchpoint_hit) { |
| 189 | QTAILQ_FOREACH(wp, &env->watchpoints, entry) { |
| 190 | wp->flags &= ~BP_WATCHPOINT_HIT; |
| 191 | } |
| 192 | } |
| 193 | if (debug_excp_handler) { |
| 194 | debug_excp_handler(env); |
| 195 | } |
| 196 | } |
| 197 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 198 | /* main execution loop */ |
| 199 | |
Marcelo Tosatti | 1a28cac | 2010-05-04 09:45:20 -0300 | [diff] [blame] | 200 | volatile sig_atomic_t exit_request; |
| 201 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 202 | int cpu_exec(CPUArchState *env) |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 203 | { |
Andreas Färber | c356a1b | 2012-05-04 19:39:23 +0200 | [diff] [blame] | 204 | CPUState *cpu = ENV_GET_CPU(env); |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 205 | #if !(defined(CONFIG_USER_ONLY) && \ |
| 206 | (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X))) |
| 207 | CPUClass *cc = CPU_GET_CLASS(cpu); |
| 208 | #endif |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 209 | int ret, interrupt_request; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 210 | TranslationBlock *tb; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 211 | uint8_t *tc_ptr; |
Richard Henderson | 3e9bd63 | 2013-08-20 14:40:25 -0700 | [diff] [blame] | 212 | uintptr_t next_tb; |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 213 | |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 214 | if (cpu->halted) { |
Andreas Färber | 3993c6b | 2012-05-03 06:43:49 +0200 | [diff] [blame] | 215 | if (!cpu_has_work(cpu)) { |
Paolo Bonzini | eda48c3 | 2011-03-12 17:43:56 +0100 | [diff] [blame] | 216 | return EXCP_HALTED; |
| 217 | } |
| 218 | |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 219 | cpu->halted = 0; |
Paolo Bonzini | eda48c3 | 2011-03-12 17:43:56 +0100 | [diff] [blame] | 220 | } |
bellard | 5a1e3cf | 2005-11-23 21:02:53 +0000 | [diff] [blame] | 221 | |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 222 | current_cpu = cpu; |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 223 | |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 224 | /* As long as current_cpu is null, up to the assignment just above, |
Olivier Hainque | ec9bd89 | 2013-04-09 18:06:54 +0200 | [diff] [blame] | 225 | * requests by other threads to exit the execution loop are expected to |
| 226 | * be issued using the exit_request global. We must make sure that our |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 227 | * evaluation of the global value is performed past the current_cpu |
Olivier Hainque | ec9bd89 | 2013-04-09 18:06:54 +0200 | [diff] [blame] | 228 | * value transition point, which requires a memory barrier as well as |
| 229 | * an instruction scheduling constraint on modern architectures. */ |
| 230 | smp_mb(); |
| 231 | |
Jan Kiszka | c629a4b | 2010-06-25 16:56:52 +0200 | [diff] [blame] | 232 | if (unlikely(exit_request)) { |
Andreas Färber | fcd7d00 | 2012-12-17 08:02:44 +0100 | [diff] [blame] | 233 | cpu->exit_request = 1; |
Marcelo Tosatti | 1a28cac | 2010-05-04 09:45:20 -0300 | [diff] [blame] | 234 | } |
| 235 | |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 236 | #if defined(TARGET_I386) |
Jan Kiszka | 6792a57 | 2011-02-07 12:19:18 +0100 | [diff] [blame] | 237 | /* put eflags in CPU temporary format */ |
| 238 | CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
liguang | 80cf2c8 | 2013-05-28 16:21:08 +0800 | [diff] [blame] | 239 | env->df = 1 - (2 * ((env->eflags >> 10) & 1)); |
Jan Kiszka | 6792a57 | 2011-02-07 12:19:18 +0100 | [diff] [blame] | 240 | CC_OP = CC_OP_EFLAGS; |
| 241 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 242 | #elif defined(TARGET_SPARC) |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 243 | #elif defined(TARGET_M68K) |
| 244 | env->cc_op = CC_OP_FLAGS; |
| 245 | env->cc_dest = env->sr & 0xf; |
| 246 | env->cc_x = (env->sr >> 4) & 1; |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 247 | #elif defined(TARGET_ALPHA) |
| 248 | #elif defined(TARGET_ARM) |
Guan Xuetao | d2fbca9 | 2011-04-12 16:27:03 +0800 | [diff] [blame] | 249 | #elif defined(TARGET_UNICORE32) |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 250 | #elif defined(TARGET_PPC) |
Elie Richa | 4e85f82 | 2011-07-22 05:58:39 +0000 | [diff] [blame] | 251 | env->reserve_addr = -1; |
Michael Walle | 81ea0e1 | 2011-02-17 23:45:02 +0100 | [diff] [blame] | 252 | #elif defined(TARGET_LM32) |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 253 | #elif defined(TARGET_MICROBLAZE) |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 254 | #elif defined(TARGET_MIPS) |
Anthony Green | d15a9c2 | 2013-03-18 15:49:25 -0400 | [diff] [blame] | 255 | #elif defined(TARGET_MOXIE) |
Jia Liu | e67db06 | 2012-07-20 15:50:39 +0800 | [diff] [blame] | 256 | #elif defined(TARGET_OPENRISC) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 257 | #elif defined(TARGET_SH4) |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 258 | #elif defined(TARGET_CRIS) |
Alexander Graf | 10ec511 | 2009-12-05 12:44:21 +0100 | [diff] [blame] | 259 | #elif defined(TARGET_S390X) |
Max Filippov | 2328826 | 2011-09-06 03:55:25 +0400 | [diff] [blame] | 260 | #elif defined(TARGET_XTENSA) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 261 | /* XXXXX */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 262 | #else |
| 263 | #error unsupported target CPU |
| 264 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 265 | env->exception_index = -1; |
bellard | 9d27abd | 2003-05-10 13:13:54 +0000 | [diff] [blame] | 266 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 267 | /* prepare setjmp context for exception handling */ |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 268 | for(;;) { |
Peter Maydell | 6ab7e54 | 2013-02-20 15:21:09 +0000 | [diff] [blame] | 269 | if (sigsetjmp(env->jmp_env, 0) == 0) { |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 270 | /* if an exception is pending, we execute it here */ |
| 271 | if (env->exception_index >= 0) { |
| 272 | if (env->exception_index >= EXCP_INTERRUPT) { |
| 273 | /* exit request from the cpu execution loop */ |
| 274 | ret = env->exception_index; |
Jan Kiszka | 1009d2e | 2011-03-15 12:26:13 +0100 | [diff] [blame] | 275 | if (ret == EXCP_DEBUG) { |
| 276 | cpu_handle_debug_exception(env); |
| 277 | } |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 278 | break; |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 279 | } else { |
| 280 | #if defined(CONFIG_USER_ONLY) |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 281 | /* if user mode only, we simulate a fake exception |
ths | 9f08349 | 2006-12-07 18:28:42 +0000 | [diff] [blame] | 282 | which will be handled outside the cpu execution |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 283 | loop */ |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 284 | #if defined(TARGET_I386) |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 285 | cc->do_interrupt(cpu); |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 286 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 287 | ret = env->exception_index; |
| 288 | break; |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 289 | #else |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 290 | cc->do_interrupt(cpu); |
Paolo Bonzini | 301d290 | 2010-01-15 09:41:01 +0100 | [diff] [blame] | 291 | env->exception_index = -1; |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 292 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 293 | } |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 294 | } |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 295 | |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 296 | next_tb = 0; /* force lookup of first TB */ |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 297 | for(;;) { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 298 | interrupt_request = cpu->interrupt_request; |
malc | e1638bd | 2008-11-06 18:54:46 +0000 | [diff] [blame] | 299 | if (unlikely(interrupt_request)) { |
Andreas Färber | ed2803d | 2013-06-21 20:20:45 +0200 | [diff] [blame] | 300 | if (unlikely(cpu->singlestep_enabled & SSTEP_NOIRQ)) { |
malc | e1638bd | 2008-11-06 18:54:46 +0000 | [diff] [blame] | 301 | /* Mask out external interrupts for this step. */ |
Richard Henderson | 3125f76 | 2011-05-04 13:34:25 -0700 | [diff] [blame] | 302 | interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK; |
malc | e1638bd | 2008-11-06 18:54:46 +0000 | [diff] [blame] | 303 | } |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 304 | if (interrupt_request & CPU_INTERRUPT_DEBUG) { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 305 | cpu->interrupt_request &= ~CPU_INTERRUPT_DEBUG; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 306 | env->exception_index = EXCP_DEBUG; |
Blue Swirl | 1162c04 | 2011-05-14 12:52:35 +0000 | [diff] [blame] | 307 | cpu_loop_exit(env); |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 308 | } |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 309 | #if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \ |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 310 | defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \ |
Guan Xuetao | d2fbca9 | 2011-04-12 16:27:03 +0800 | [diff] [blame] | 311 | defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32) |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 312 | if (interrupt_request & CPU_INTERRUPT_HALT) { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 313 | cpu->interrupt_request &= ~CPU_INTERRUPT_HALT; |
| 314 | cpu->halted = 1; |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 315 | env->exception_index = EXCP_HLT; |
Blue Swirl | 1162c04 | 2011-05-14 12:52:35 +0000 | [diff] [blame] | 316 | cpu_loop_exit(env); |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 317 | } |
| 318 | #endif |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 319 | #if defined(TARGET_I386) |
Jan Kiszka | 5d62c43 | 2012-07-09 16:42:32 +0200 | [diff] [blame] | 320 | #if !defined(CONFIG_USER_ONLY) |
| 321 | if (interrupt_request & CPU_INTERRUPT_POLL) { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 322 | cpu->interrupt_request &= ~CPU_INTERRUPT_POLL; |
Jan Kiszka | 5d62c43 | 2012-07-09 16:42:32 +0200 | [diff] [blame] | 323 | apic_poll_irq(env->apic_state); |
| 324 | } |
| 325 | #endif |
Gleb Natapov | b09ea7d | 2009-06-17 23:26:59 +0300 | [diff] [blame] | 326 | if (interrupt_request & CPU_INTERRUPT_INIT) { |
Blue Swirl | 77b2bc2 | 2012-04-28 19:35:10 +0000 | [diff] [blame] | 327 | cpu_svm_check_intercept_param(env, SVM_EXIT_INIT, |
| 328 | 0); |
Andreas Färber | 232fc23 | 2012-05-05 01:14:41 +0200 | [diff] [blame] | 329 | do_cpu_init(x86_env_get_cpu(env)); |
Gleb Natapov | b09ea7d | 2009-06-17 23:26:59 +0300 | [diff] [blame] | 330 | env->exception_index = EXCP_HALTED; |
Blue Swirl | 1162c04 | 2011-05-14 12:52:35 +0000 | [diff] [blame] | 331 | cpu_loop_exit(env); |
Gleb Natapov | b09ea7d | 2009-06-17 23:26:59 +0300 | [diff] [blame] | 332 | } else if (interrupt_request & CPU_INTERRUPT_SIPI) { |
Andreas Färber | 232fc23 | 2012-05-05 01:14:41 +0200 | [diff] [blame] | 333 | do_cpu_sipi(x86_env_get_cpu(env)); |
Gleb Natapov | b09ea7d | 2009-06-17 23:26:59 +0300 | [diff] [blame] | 334 | } else if (env->hflags2 & HF2_GIF_MASK) { |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 335 | if ((interrupt_request & CPU_INTERRUPT_SMI) && |
| 336 | !(env->hflags & HF_SMM_MASK)) { |
Blue Swirl | 77b2bc2 | 2012-04-28 19:35:10 +0000 | [diff] [blame] | 337 | cpu_svm_check_intercept_param(env, SVM_EXIT_SMI, |
| 338 | 0); |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 339 | cpu->interrupt_request &= ~CPU_INTERRUPT_SMI; |
Andreas Färber | 518e9d7 | 2013-07-03 02:45:17 +0200 | [diff] [blame] | 340 | do_smm_enter(x86_env_get_cpu(env)); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 341 | next_tb = 0; |
| 342 | } else if ((interrupt_request & CPU_INTERRUPT_NMI) && |
| 343 | !(env->hflags2 & HF2_NMI_MASK)) { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 344 | cpu->interrupt_request &= ~CPU_INTERRUPT_NMI; |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 345 | env->hflags2 |= HF2_NMI_MASK; |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 346 | do_interrupt_x86_hardirq(env, EXCP02_NMI, 1); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 347 | next_tb = 0; |
陳韋任 | e965fc3 | 2012-02-06 14:02:55 +0800 | [diff] [blame] | 348 | } else if (interrupt_request & CPU_INTERRUPT_MCE) { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 349 | cpu->interrupt_request &= ~CPU_INTERRUPT_MCE; |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 350 | do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0); |
Huang Ying | 79c4f6b | 2009-06-23 10:05:14 +0800 | [diff] [blame] | 351 | next_tb = 0; |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 352 | } else if ((interrupt_request & CPU_INTERRUPT_HARD) && |
| 353 | (((env->hflags2 & HF2_VINTR_MASK) && |
| 354 | (env->hflags2 & HF2_HIF_MASK)) || |
| 355 | (!(env->hflags2 & HF2_VINTR_MASK) && |
| 356 | (env->eflags & IF_MASK && |
| 357 | !(env->hflags & HF_INHIBIT_IRQ_MASK))))) { |
| 358 | int intno; |
Blue Swirl | 77b2bc2 | 2012-04-28 19:35:10 +0000 | [diff] [blame] | 359 | cpu_svm_check_intercept_param(env, SVM_EXIT_INTR, |
| 360 | 0); |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 361 | cpu->interrupt_request &= ~(CPU_INTERRUPT_HARD | |
| 362 | CPU_INTERRUPT_VIRQ); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 363 | intno = cpu_get_pic_interrupt(env); |
malc | 4f21387 | 2012-08-27 18:33:12 +0400 | [diff] [blame] | 364 | qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno); |
| 365 | do_interrupt_x86_hardirq(env, intno, 1); |
| 366 | /* ensure that no TB jump will be modified as |
| 367 | the program flow was changed */ |
| 368 | next_tb = 0; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 369 | #if !defined(CONFIG_USER_ONLY) |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 370 | } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) && |
| 371 | (env->eflags & IF_MASK) && |
| 372 | !(env->hflags & HF_INHIBIT_IRQ_MASK)) { |
| 373 | int intno; |
| 374 | /* FIXME: this should respect TPR */ |
Blue Swirl | 77b2bc2 | 2012-04-28 19:35:10 +0000 | [diff] [blame] | 375 | cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR, |
| 376 | 0); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 377 | intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector)); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 378 | qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno); |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 379 | do_interrupt_x86_hardirq(env, intno, 1); |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 380 | cpu->interrupt_request &= ~CPU_INTERRUPT_VIRQ; |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 381 | next_tb = 0; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 382 | #endif |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 383 | } |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 384 | } |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 385 | #elif defined(TARGET_PPC) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 386 | if ((interrupt_request & CPU_INTERRUPT_RESET)) { |
Andreas Färber | c356a1b | 2012-05-04 19:39:23 +0200 | [diff] [blame] | 387 | cpu_reset(cpu); |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 388 | } |
j_mayer | 4710357 | 2007-03-30 09:38:04 +0000 | [diff] [blame] | 389 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 390 | ppc_hw_interrupt(env); |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 391 | if (env->pending_interrupts == 0) { |
| 392 | cpu->interrupt_request &= ~CPU_INTERRUPT_HARD; |
| 393 | } |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 394 | next_tb = 0; |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 395 | } |
Michael Walle | 81ea0e1 | 2011-02-17 23:45:02 +0100 | [diff] [blame] | 396 | #elif defined(TARGET_LM32) |
| 397 | if ((interrupt_request & CPU_INTERRUPT_HARD) |
| 398 | && (env->ie & IE_IE)) { |
| 399 | env->exception_index = EXCP_IRQ; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 400 | cc->do_interrupt(cpu); |
Michael Walle | 81ea0e1 | 2011-02-17 23:45:02 +0100 | [diff] [blame] | 401 | next_tb = 0; |
| 402 | } |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 403 | #elif defined(TARGET_MICROBLAZE) |
| 404 | if ((interrupt_request & CPU_INTERRUPT_HARD) |
| 405 | && (env->sregs[SR_MSR] & MSR_IE) |
| 406 | && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP)) |
| 407 | && !(env->iflags & (D_FLAG | IMM_FLAG))) { |
| 408 | env->exception_index = EXCP_IRQ; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 409 | cc->do_interrupt(cpu); |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 410 | next_tb = 0; |
| 411 | } |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 412 | #elif defined(TARGET_MIPS) |
| 413 | if ((interrupt_request & CPU_INTERRUPT_HARD) && |
Aurelien Jarno | 4cdc1cd | 2010-12-25 22:56:32 +0100 | [diff] [blame] | 414 | cpu_mips_hw_interrupts_pending(env)) { |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 415 | /* Raise it */ |
| 416 | env->exception_index = EXCP_EXT_INTERRUPT; |
| 417 | env->error_code = 0; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 418 | cc->do_interrupt(cpu); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 419 | next_tb = 0; |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 420 | } |
Jia Liu | b6a71ef | 2012-07-20 15:50:41 +0800 | [diff] [blame] | 421 | #elif defined(TARGET_OPENRISC) |
| 422 | { |
| 423 | int idx = -1; |
| 424 | if ((interrupt_request & CPU_INTERRUPT_HARD) |
| 425 | && (env->sr & SR_IEE)) { |
| 426 | idx = EXCP_INT; |
| 427 | } |
| 428 | if ((interrupt_request & CPU_INTERRUPT_TIMER) |
| 429 | && (env->sr & SR_TEE)) { |
| 430 | idx = EXCP_TICK; |
| 431 | } |
| 432 | if (idx >= 0) { |
| 433 | env->exception_index = idx; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 434 | cc->do_interrupt(cpu); |
Jia Liu | b6a71ef | 2012-07-20 15:50:41 +0800 | [diff] [blame] | 435 | next_tb = 0; |
| 436 | } |
| 437 | } |
bellard | e95c8d5 | 2004-09-30 22:22:08 +0000 | [diff] [blame] | 438 | #elif defined(TARGET_SPARC) |
Igor V. Kovalenko | d532b26 | 2010-01-07 23:28:31 +0300 | [diff] [blame] | 439 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
| 440 | if (cpu_interrupts_enabled(env) && |
| 441 | env->interrupt_index > 0) { |
| 442 | int pil = env->interrupt_index & 0xf; |
| 443 | int type = env->interrupt_index & 0xf0; |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 444 | |
Igor V. Kovalenko | d532b26 | 2010-01-07 23:28:31 +0300 | [diff] [blame] | 445 | if (((type == TT_EXTINT) && |
| 446 | cpu_pil_allowed(env, pil)) || |
| 447 | type != TT_EXTINT) { |
| 448 | env->exception_index = env->interrupt_index; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 449 | cc->do_interrupt(cpu); |
Igor V. Kovalenko | d532b26 | 2010-01-07 23:28:31 +0300 | [diff] [blame] | 450 | next_tb = 0; |
| 451 | } |
| 452 | } |
陳韋任 | e965fc3 | 2012-02-06 14:02:55 +0800 | [diff] [blame] | 453 | } |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 454 | #elif defined(TARGET_ARM) |
| 455 | if (interrupt_request & CPU_INTERRUPT_FIQ |
| 456 | && !(env->uncached_cpsr & CPSR_F)) { |
| 457 | env->exception_index = EXCP_FIQ; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 458 | cc->do_interrupt(cpu); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 459 | next_tb = 0; |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 460 | } |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 461 | /* ARMv7-M interrupt return works by loading a magic value |
| 462 | into the PC. On real hardware the load causes the |
| 463 | return to occur. The qemu implementation performs the |
| 464 | jump normally, then does the exception return when the |
| 465 | CPU tries to execute code at the magic address. |
| 466 | This will cause the magic PC value to be pushed to |
Stefan Weil | a1c7273 | 2011-04-28 17:20:38 +0200 | [diff] [blame] | 467 | the stack if an interrupt occurred at the wrong time. |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 468 | We avoid this by disabling interrupts when |
| 469 | pc contains a magic address. */ |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 470 | if (interrupt_request & CPU_INTERRUPT_HARD |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 471 | && ((IS_M(env) && env->regs[15] < 0xfffffff0) |
| 472 | || !(env->uncached_cpsr & CPSR_I))) { |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 473 | env->exception_index = EXCP_IRQ; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 474 | cc->do_interrupt(cpu); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 475 | next_tb = 0; |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 476 | } |
Guan Xuetao | d2fbca9 | 2011-04-12 16:27:03 +0800 | [diff] [blame] | 477 | #elif defined(TARGET_UNICORE32) |
| 478 | if (interrupt_request & CPU_INTERRUPT_HARD |
| 479 | && !(env->uncached_asr & ASR_I)) { |
Guan Xuetao | d48813d | 2012-08-10 14:42:23 +0800 | [diff] [blame] | 480 | env->exception_index = UC32_EXCP_INTR; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 481 | cc->do_interrupt(cpu); |
Guan Xuetao | d2fbca9 | 2011-04-12 16:27:03 +0800 | [diff] [blame] | 482 | next_tb = 0; |
| 483 | } |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 484 | #elif defined(TARGET_SH4) |
ths | e96e204 | 2007-12-02 06:18:24 +0000 | [diff] [blame] | 485 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 486 | cc->do_interrupt(cpu); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 487 | next_tb = 0; |
ths | e96e204 | 2007-12-02 06:18:24 +0000 | [diff] [blame] | 488 | } |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 489 | #elif defined(TARGET_ALPHA) |
Richard Henderson | 6a80e08 | 2011-04-18 15:09:09 -0700 | [diff] [blame] | 490 | { |
| 491 | int idx = -1; |
| 492 | /* ??? This hard-codes the OSF/1 interrupt levels. */ |
陳韋任 | e965fc3 | 2012-02-06 14:02:55 +0800 | [diff] [blame] | 493 | switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) { |
Richard Henderson | 6a80e08 | 2011-04-18 15:09:09 -0700 | [diff] [blame] | 494 | case 0 ... 3: |
| 495 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
| 496 | idx = EXCP_DEV_INTERRUPT; |
| 497 | } |
| 498 | /* FALLTHRU */ |
| 499 | case 4: |
| 500 | if (interrupt_request & CPU_INTERRUPT_TIMER) { |
| 501 | idx = EXCP_CLK_INTERRUPT; |
| 502 | } |
| 503 | /* FALLTHRU */ |
| 504 | case 5: |
| 505 | if (interrupt_request & CPU_INTERRUPT_SMP) { |
| 506 | idx = EXCP_SMP_INTERRUPT; |
| 507 | } |
| 508 | /* FALLTHRU */ |
| 509 | case 6: |
| 510 | if (interrupt_request & CPU_INTERRUPT_MCHK) { |
| 511 | idx = EXCP_MCHK; |
| 512 | } |
| 513 | } |
| 514 | if (idx >= 0) { |
| 515 | env->exception_index = idx; |
| 516 | env->error_code = 0; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 517 | cc->do_interrupt(cpu); |
Richard Henderson | 6a80e08 | 2011-04-18 15:09:09 -0700 | [diff] [blame] | 518 | next_tb = 0; |
| 519 | } |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 520 | } |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 521 | #elif defined(TARGET_CRIS) |
edgar_igl | 1b1a38b | 2008-06-09 23:18:06 +0000 | [diff] [blame] | 522 | if (interrupt_request & CPU_INTERRUPT_HARD |
Edgar E. Iglesias | fb9fb69 | 2010-02-15 11:17:33 +0100 | [diff] [blame] | 523 | && (env->pregs[PR_CCS] & I_FLAG) |
| 524 | && !env->locked_irq) { |
edgar_igl | 1b1a38b | 2008-06-09 23:18:06 +0000 | [diff] [blame] | 525 | env->exception_index = EXCP_IRQ; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 526 | cc->do_interrupt(cpu); |
edgar_igl | 1b1a38b | 2008-06-09 23:18:06 +0000 | [diff] [blame] | 527 | next_tb = 0; |
| 528 | } |
Lars Persson | 8219314 | 2012-06-14 16:23:55 +0200 | [diff] [blame] | 529 | if (interrupt_request & CPU_INTERRUPT_NMI) { |
| 530 | unsigned int m_flag_archval; |
| 531 | if (env->pregs[PR_VR] < 32) { |
| 532 | m_flag_archval = M_FLAG_V10; |
| 533 | } else { |
| 534 | m_flag_archval = M_FLAG_V32; |
| 535 | } |
| 536 | if ((env->pregs[PR_CCS] & m_flag_archval)) { |
| 537 | env->exception_index = EXCP_NMI; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 538 | cc->do_interrupt(cpu); |
Lars Persson | 8219314 | 2012-06-14 16:23:55 +0200 | [diff] [blame] | 539 | next_tb = 0; |
| 540 | } |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 541 | } |
pbrook | 0633879 | 2007-05-23 19:58:11 +0000 | [diff] [blame] | 542 | #elif defined(TARGET_M68K) |
| 543 | if (interrupt_request & CPU_INTERRUPT_HARD |
| 544 | && ((env->sr & SR_I) >> SR_I_SHIFT) |
| 545 | < env->pending_level) { |
| 546 | /* Real hardware gets the interrupt vector via an |
| 547 | IACK cycle at this point. Current emulated |
| 548 | hardware doesn't rely on this, so we |
| 549 | provide/save the vector when the interrupt is |
| 550 | first signalled. */ |
| 551 | env->exception_index = env->pending_vector; |
Blue Swirl | 3c68882 | 2011-05-21 07:55:24 +0000 | [diff] [blame] | 552 | do_interrupt_m68k_hardirq(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 553 | next_tb = 0; |
pbrook | 0633879 | 2007-05-23 19:58:11 +0000 | [diff] [blame] | 554 | } |
Alexander Graf | 3110e29 | 2011-04-15 17:32:48 +0200 | [diff] [blame] | 555 | #elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY) |
| 556 | if ((interrupt_request & CPU_INTERRUPT_HARD) && |
| 557 | (env->psw.mask & PSW_MASK_EXT)) { |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 558 | cc->do_interrupt(cpu); |
Alexander Graf | 3110e29 | 2011-04-15 17:32:48 +0200 | [diff] [blame] | 559 | next_tb = 0; |
| 560 | } |
Max Filippov | 40643d7 | 2011-09-06 03:55:41 +0400 | [diff] [blame] | 561 | #elif defined(TARGET_XTENSA) |
| 562 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
| 563 | env->exception_index = EXC_IRQ; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 564 | cc->do_interrupt(cpu); |
Max Filippov | 40643d7 | 2011-09-06 03:55:41 +0400 | [diff] [blame] | 565 | next_tb = 0; |
| 566 | } |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 567 | #endif |
Stefan Weil | ff2712b | 2011-04-28 17:20:35 +0200 | [diff] [blame] | 568 | /* Don't use the cached interrupt_request value, |
bellard | 9d05095 | 2006-05-22 22:03:52 +0000 | [diff] [blame] | 569 | do_interrupt may have updated the EXITTB flag. */ |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 570 | if (cpu->interrupt_request & CPU_INTERRUPT_EXITTB) { |
| 571 | cpu->interrupt_request &= ~CPU_INTERRUPT_EXITTB; |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 572 | /* ensure that no TB jump will be modified as |
| 573 | the program flow was changed */ |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 574 | next_tb = 0; |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 575 | } |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 576 | } |
Andreas Färber | fcd7d00 | 2012-12-17 08:02:44 +0100 | [diff] [blame] | 577 | if (unlikely(cpu->exit_request)) { |
| 578 | cpu->exit_request = 0; |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 579 | env->exception_index = EXCP_INTERRUPT; |
Blue Swirl | 1162c04 | 2011-05-14 12:52:35 +0000 | [diff] [blame] | 580 | cpu_loop_exit(env); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 581 | } |
Peter Maydell | c30d1ae | 2013-04-11 21:21:46 +0100 | [diff] [blame] | 582 | #if defined(DEBUG_DISAS) |
aliguori | 8fec2b8 | 2009-01-15 22:36:53 +0000 | [diff] [blame] | 583 | if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) { |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 584 | /* restore flags in standard format */ |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 585 | #if defined(TARGET_I386) |
Andreas Färber | a076285 | 2013-06-16 07:28:50 +0200 | [diff] [blame] | 586 | log_cpu_state(cpu, CPU_DUMP_CCOP); |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 587 | #elif defined(TARGET_M68K) |
| 588 | cpu_m68k_flush_flags(env, env->cc_op); |
| 589 | env->cc_op = CC_OP_FLAGS; |
| 590 | env->sr = (env->sr & 0xffe0) |
| 591 | | env->cc_dest | (env->cc_x << 4); |
Andreas Färber | a076285 | 2013-06-16 07:28:50 +0200 | [diff] [blame] | 592 | log_cpu_state(cpu, 0); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 593 | #else |
Andreas Färber | a076285 | 2013-06-16 07:28:50 +0200 | [diff] [blame] | 594 | log_cpu_state(cpu, 0); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 595 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 596 | } |
Peter Maydell | c30d1ae | 2013-04-11 21:21:46 +0100 | [diff] [blame] | 597 | #endif /* DEBUG_DISAS */ |
Evgeny Voevodin | 5e5f07e | 2013-02-01 01:47:23 +0700 | [diff] [blame] | 598 | spin_lock(&tcg_ctx.tb_ctx.tb_lock); |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 599 | tb = tb_find_fast(env); |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 600 | /* Note: we do it here to avoid a gcc bug on Mac OS X when |
| 601 | doing it in tb_find_slow */ |
Evgeny Voevodin | 5e5f07e | 2013-02-01 01:47:23 +0700 | [diff] [blame] | 602 | if (tcg_ctx.tb_ctx.tb_invalidated_flag) { |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 603 | /* as some TB could have been invalidated because |
| 604 | of memory exceptions while generating the code, we |
| 605 | must recompute the hash index here */ |
| 606 | next_tb = 0; |
Evgeny Voevodin | 5e5f07e | 2013-02-01 01:47:23 +0700 | [diff] [blame] | 607 | tcg_ctx.tb_ctx.tb_invalidated_flag = 0; |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 608 | } |
Peter Maydell | c30d1ae | 2013-04-11 21:21:46 +0100 | [diff] [blame] | 609 | if (qemu_loglevel_mask(CPU_LOG_EXEC)) { |
| 610 | qemu_log("Trace %p [" TARGET_FMT_lx "] %s\n", |
| 611 | tb->tc_ptr, tb->pc, lookup_symbol(tb->pc)); |
| 612 | } |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 613 | /* see if we can patch the calling TB. When the TB |
| 614 | spans two pages, we cannot safely do a direct |
| 615 | jump. */ |
Paolo Bonzini | 040f2fb | 2010-01-15 08:56:36 +0100 | [diff] [blame] | 616 | if (next_tb != 0 && tb->page_addr[1] == -1) { |
Peter Maydell | 0980011 | 2013-02-22 18:10:00 +0000 | [diff] [blame] | 617 | tb_add_jump((TranslationBlock *)(next_tb & ~TB_EXIT_MASK), |
| 618 | next_tb & TB_EXIT_MASK, tb); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 619 | } |
Evgeny Voevodin | 5e5f07e | 2013-02-01 01:47:23 +0700 | [diff] [blame] | 620 | spin_unlock(&tcg_ctx.tb_ctx.tb_lock); |
malc | 55e8b85 | 2008-11-04 14:18:13 +0000 | [diff] [blame] | 621 | |
| 622 | /* cpu_interrupt might be called while translating the |
| 623 | TB, but before it is linked into a potentially |
| 624 | infinite loop and becomes env->current_tb. Avoid |
| 625 | starting execution if there is a pending interrupt. */ |
Andreas Färber | d77953b | 2013-01-16 19:29:31 +0100 | [diff] [blame] | 626 | cpu->current_tb = tb; |
Jan Kiszka | b0052d1 | 2010-06-25 16:56:50 +0200 | [diff] [blame] | 627 | barrier(); |
Andreas Färber | fcd7d00 | 2012-12-17 08:02:44 +0100 | [diff] [blame] | 628 | if (likely(!cpu->exit_request)) { |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 629 | tc_ptr = tb->tc_ptr; |
陳韋任 | e965fc3 | 2012-02-06 14:02:55 +0800 | [diff] [blame] | 630 | /* execute the generated code */ |
Peter Maydell | 7721137 | 2013-02-22 18:10:02 +0000 | [diff] [blame] | 631 | next_tb = cpu_tb_exec(cpu, tc_ptr); |
Peter Maydell | 378df4b | 2013-02-22 18:10:03 +0000 | [diff] [blame] | 632 | switch (next_tb & TB_EXIT_MASK) { |
| 633 | case TB_EXIT_REQUESTED: |
| 634 | /* Something asked us to stop executing |
| 635 | * chained TBs; just continue round the main |
| 636 | * loop. Whatever requested the exit will also |
| 637 | * have set something else (eg exit_request or |
| 638 | * interrupt_request) which we will handle |
| 639 | * next time around the loop. |
| 640 | */ |
| 641 | tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK); |
| 642 | next_tb = 0; |
| 643 | break; |
| 644 | case TB_EXIT_ICOUNT_EXPIRED: |
| 645 | { |
ths | bf20dc0 | 2008-06-30 17:22:19 +0000 | [diff] [blame] | 646 | /* Instruction counter expired. */ |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 647 | int insns_left; |
Peter Maydell | 0980011 | 2013-02-22 18:10:00 +0000 | [diff] [blame] | 648 | tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 649 | insns_left = env->icount_decr.u32; |
| 650 | if (env->icount_extra && insns_left >= 0) { |
| 651 | /* Refill decrementer and continue execution. */ |
| 652 | env->icount_extra += insns_left; |
| 653 | if (env->icount_extra > 0xffff) { |
| 654 | insns_left = 0xffff; |
| 655 | } else { |
| 656 | insns_left = env->icount_extra; |
| 657 | } |
| 658 | env->icount_extra -= insns_left; |
| 659 | env->icount_decr.u16.low = insns_left; |
| 660 | } else { |
| 661 | if (insns_left > 0) { |
| 662 | /* Execute remaining instructions. */ |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 663 | cpu_exec_nocache(env, insns_left, tb); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 664 | } |
| 665 | env->exception_index = EXCP_INTERRUPT; |
| 666 | next_tb = 0; |
Blue Swirl | 1162c04 | 2011-05-14 12:52:35 +0000 | [diff] [blame] | 667 | cpu_loop_exit(env); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 668 | } |
Peter Maydell | 378df4b | 2013-02-22 18:10:03 +0000 | [diff] [blame] | 669 | break; |
| 670 | } |
| 671 | default: |
| 672 | break; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 673 | } |
| 674 | } |
Andreas Färber | d77953b | 2013-01-16 19:29:31 +0100 | [diff] [blame] | 675 | cpu->current_tb = NULL; |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 676 | /* reset soft MMU for next block (it can currently |
| 677 | only be set by a memory fault) */ |
ths | 50a518e | 2007-06-03 18:52:15 +0000 | [diff] [blame] | 678 | } /* for(;;) */ |
Jan Kiszka | 0d10193 | 2011-07-02 09:50:51 +0200 | [diff] [blame] | 679 | } else { |
| 680 | /* Reload env after longjmp - the compiler may have smashed all |
| 681 | * local variables as longjmp is marked 'noreturn'. */ |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 682 | cpu = current_cpu; |
| 683 | env = cpu->env_ptr; |
Juergen Lock | 6c78f29 | 2013-10-03 16:09:37 +0200 | [diff] [blame] | 684 | #if !(defined(CONFIG_USER_ONLY) && \ |
| 685 | (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X))) |
| 686 | cc = CPU_GET_CLASS(cpu); |
| 687 | #endif |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 688 | } |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 689 | } /* for(;;) */ |
| 690 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 691 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 692 | #if defined(TARGET_I386) |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 693 | /* restore flags in standard format */ |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 694 | env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP) |
liguang | 80cf2c8 | 2013-05-28 16:21:08 +0800 | [diff] [blame] | 695 | | (env->df & DF_MASK); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 696 | #elif defined(TARGET_ARM) |
bellard | b7bcbe9 | 2005-02-22 19:27:29 +0000 | [diff] [blame] | 697 | /* XXX: Save/restore host fpu exception state?. */ |
Guan Xuetao | d2fbca9 | 2011-04-12 16:27:03 +0800 | [diff] [blame] | 698 | #elif defined(TARGET_UNICORE32) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 699 | #elif defined(TARGET_SPARC) |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 700 | #elif defined(TARGET_PPC) |
Michael Walle | 81ea0e1 | 2011-02-17 23:45:02 +0100 | [diff] [blame] | 701 | #elif defined(TARGET_LM32) |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 702 | #elif defined(TARGET_M68K) |
| 703 | cpu_m68k_flush_flags(env, env->cc_op); |
| 704 | env->cc_op = CC_OP_FLAGS; |
| 705 | env->sr = (env->sr & 0xffe0) |
| 706 | | env->cc_dest | (env->cc_x << 4); |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 707 | #elif defined(TARGET_MICROBLAZE) |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 708 | #elif defined(TARGET_MIPS) |
Anthony Green | d15a9c2 | 2013-03-18 15:49:25 -0400 | [diff] [blame] | 709 | #elif defined(TARGET_MOXIE) |
Jia Liu | e67db06 | 2012-07-20 15:50:39 +0800 | [diff] [blame] | 710 | #elif defined(TARGET_OPENRISC) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 711 | #elif defined(TARGET_SH4) |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 712 | #elif defined(TARGET_ALPHA) |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 713 | #elif defined(TARGET_CRIS) |
Alexander Graf | 10ec511 | 2009-12-05 12:44:21 +0100 | [diff] [blame] | 714 | #elif defined(TARGET_S390X) |
Max Filippov | 2328826 | 2011-09-06 03:55:25 +0400 | [diff] [blame] | 715 | #elif defined(TARGET_XTENSA) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 716 | /* XXXXX */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 717 | #else |
| 718 | #error unsupported target CPU |
| 719 | #endif |
pbrook | 1057eaa | 2007-02-04 13:37:44 +0000 | [diff] [blame] | 720 | |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 721 | /* fail safe : never use current_cpu outside cpu_exec() */ |
| 722 | current_cpu = NULL; |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 723 | return ret; |
| 724 | } |