bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 1 | /* |
| 2 | * defines common to all virtual CPUs |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
| 17 | * License along with this library; if not, write to the Free Software |
aurel32 | fad6cb1 | 2009-01-04 22:05:52 +0000 | [diff] [blame] | 18 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 19 | */ |
| 20 | #ifndef CPU_ALL_H |
| 21 | #define CPU_ALL_H |
| 22 | |
blueswir1 | 7d99a00 | 2009-01-14 19:00:36 +0000 | [diff] [blame] | 23 | #include "qemu-common.h" |
| 24 | |
aurel32 | f54b3f9 | 2008-04-12 20:14:54 +0000 | [diff] [blame] | 25 | #if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__) |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 26 | #define WORDS_ALIGNED |
| 27 | #endif |
| 28 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 29 | /* some important defines: |
| 30 | * |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 31 | * WORDS_ALIGNED : if defined, the host cpu can only make word aligned |
| 32 | * memory accesses. |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 33 | * |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 34 | * WORDS_BIGENDIAN : if defined, the host cpu is big endian and |
| 35 | * otherwise little endian. |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 36 | * |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 37 | * (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet)) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 38 | * |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 39 | * TARGET_WORDS_BIGENDIAN : same for target cpu |
| 40 | */ |
| 41 | |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 42 | #include "bswap.h" |
aurel32 | 939ef59 | 2008-05-09 18:45:47 +0000 | [diff] [blame] | 43 | #include "softfloat.h" |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 44 | |
| 45 | #if defined(WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN) |
| 46 | #define BSWAP_NEEDED |
| 47 | #endif |
| 48 | |
| 49 | #ifdef BSWAP_NEEDED |
| 50 | |
| 51 | static inline uint16_t tswap16(uint16_t s) |
| 52 | { |
| 53 | return bswap16(s); |
| 54 | } |
| 55 | |
| 56 | static inline uint32_t tswap32(uint32_t s) |
| 57 | { |
| 58 | return bswap32(s); |
| 59 | } |
| 60 | |
| 61 | static inline uint64_t tswap64(uint64_t s) |
| 62 | { |
| 63 | return bswap64(s); |
| 64 | } |
| 65 | |
| 66 | static inline void tswap16s(uint16_t *s) |
| 67 | { |
| 68 | *s = bswap16(*s); |
| 69 | } |
| 70 | |
| 71 | static inline void tswap32s(uint32_t *s) |
| 72 | { |
| 73 | *s = bswap32(*s); |
| 74 | } |
| 75 | |
| 76 | static inline void tswap64s(uint64_t *s) |
| 77 | { |
| 78 | *s = bswap64(*s); |
| 79 | } |
| 80 | |
| 81 | #else |
| 82 | |
| 83 | static inline uint16_t tswap16(uint16_t s) |
| 84 | { |
| 85 | return s; |
| 86 | } |
| 87 | |
| 88 | static inline uint32_t tswap32(uint32_t s) |
| 89 | { |
| 90 | return s; |
| 91 | } |
| 92 | |
| 93 | static inline uint64_t tswap64(uint64_t s) |
| 94 | { |
| 95 | return s; |
| 96 | } |
| 97 | |
| 98 | static inline void tswap16s(uint16_t *s) |
| 99 | { |
| 100 | } |
| 101 | |
| 102 | static inline void tswap32s(uint32_t *s) |
| 103 | { |
| 104 | } |
| 105 | |
| 106 | static inline void tswap64s(uint64_t *s) |
| 107 | { |
| 108 | } |
| 109 | |
| 110 | #endif |
| 111 | |
| 112 | #if TARGET_LONG_SIZE == 4 |
| 113 | #define tswapl(s) tswap32(s) |
| 114 | #define tswapls(s) tswap32s((uint32_t *)(s)) |
bellard | 0a962c0 | 2005-02-10 22:00:27 +0000 | [diff] [blame] | 115 | #define bswaptls(s) bswap32s(s) |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 116 | #else |
| 117 | #define tswapl(s) tswap64(s) |
| 118 | #define tswapls(s) tswap64s((uint64_t *)(s)) |
bellard | 0a962c0 | 2005-02-10 22:00:27 +0000 | [diff] [blame] | 119 | #define bswaptls(s) bswap64s(s) |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 120 | #endif |
| 121 | |
aurel32 | 0ca9d38 | 2008-03-13 19:19:16 +0000 | [diff] [blame] | 122 | typedef union { |
| 123 | float32 f; |
| 124 | uint32_t l; |
| 125 | } CPU_FloatU; |
| 126 | |
bellard | 832ed0f | 2005-02-07 12:35:16 +0000 | [diff] [blame] | 127 | /* NOTE: arm FPA is horrible as double 32 bit words are stored in big |
| 128 | endian ! */ |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 129 | typedef union { |
bellard | 53cd663 | 2005-03-13 18:50:23 +0000 | [diff] [blame] | 130 | float64 d; |
bellard | 9d60cac | 2005-04-07 19:55:52 +0000 | [diff] [blame] | 131 | #if defined(WORDS_BIGENDIAN) \ |
| 132 | || (defined(__arm__) && !defined(__VFP_FP__) && !defined(CONFIG_SOFTFLOAT)) |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 133 | struct { |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 134 | uint32_t upper; |
bellard | 832ed0f | 2005-02-07 12:35:16 +0000 | [diff] [blame] | 135 | uint32_t lower; |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 136 | } l; |
| 137 | #else |
| 138 | struct { |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 139 | uint32_t lower; |
bellard | 832ed0f | 2005-02-07 12:35:16 +0000 | [diff] [blame] | 140 | uint32_t upper; |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 141 | } l; |
| 142 | #endif |
| 143 | uint64_t ll; |
| 144 | } CPU_DoubleU; |
| 145 | |
blueswir1 | 1f58732 | 2007-11-25 18:40:20 +0000 | [diff] [blame] | 146 | #ifdef TARGET_SPARC |
| 147 | typedef union { |
| 148 | float128 q; |
| 149 | #if defined(WORDS_BIGENDIAN) \ |
| 150 | || (defined(__arm__) && !defined(__VFP_FP__) && !defined(CONFIG_SOFTFLOAT)) |
| 151 | struct { |
| 152 | uint32_t upmost; |
| 153 | uint32_t upper; |
| 154 | uint32_t lower; |
| 155 | uint32_t lowest; |
| 156 | } l; |
| 157 | struct { |
| 158 | uint64_t upper; |
| 159 | uint64_t lower; |
| 160 | } ll; |
| 161 | #else |
| 162 | struct { |
| 163 | uint32_t lowest; |
| 164 | uint32_t lower; |
| 165 | uint32_t upper; |
| 166 | uint32_t upmost; |
| 167 | } l; |
| 168 | struct { |
| 169 | uint64_t lower; |
| 170 | uint64_t upper; |
| 171 | } ll; |
| 172 | #endif |
| 173 | } CPU_QuadU; |
| 174 | #endif |
| 175 | |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 176 | /* CPU memory access without any memory or io remapping */ |
| 177 | |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 178 | /* |
| 179 | * the generic syntax for the memory accesses is: |
| 180 | * |
| 181 | * load: ld{type}{sign}{size}{endian}_{access_type}(ptr) |
| 182 | * |
| 183 | * store: st{type}{size}{endian}_{access_type}(ptr, val) |
| 184 | * |
| 185 | * type is: |
| 186 | * (empty): integer access |
| 187 | * f : float access |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 188 | * |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 189 | * sign is: |
| 190 | * (empty): for floats or 32 bit size |
| 191 | * u : unsigned |
| 192 | * s : signed |
| 193 | * |
| 194 | * size is: |
| 195 | * b: 8 bits |
| 196 | * w: 16 bits |
| 197 | * l: 32 bits |
| 198 | * q: 64 bits |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 199 | * |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 200 | * endian is: |
| 201 | * (empty): target cpu endianness or 8 bit access |
| 202 | * r : reversed target cpu endianness (not implemented yet) |
| 203 | * be : big endian (not implemented yet) |
| 204 | * le : little endian (not implemented yet) |
| 205 | * |
| 206 | * access_type is: |
| 207 | * raw : host memory access |
| 208 | * user : user mode access using soft MMU |
| 209 | * kernel : kernel mode access using soft MMU |
| 210 | */ |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 211 | static inline int ldub_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 212 | { |
| 213 | return *(uint8_t *)ptr; |
| 214 | } |
| 215 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 216 | static inline int ldsb_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 217 | { |
| 218 | return *(int8_t *)ptr; |
| 219 | } |
| 220 | |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 221 | static inline void stb_p(void *ptr, int v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 222 | { |
| 223 | *(uint8_t *)ptr = v; |
| 224 | } |
| 225 | |
| 226 | /* NOTE: on arm, putting 2 in /proc/sys/debug/alignment so that the |
| 227 | kernel handles unaligned load/stores may give better results, but |
| 228 | it is a system wide setting : bad */ |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 229 | #if defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 230 | |
| 231 | /* conservative code for little endian unaligned accesses */ |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 232 | static inline int lduw_le_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 233 | { |
malc | e58ffeb | 2009-01-14 18:39:49 +0000 | [diff] [blame] | 234 | #ifdef _ARCH_PPC |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 235 | int val; |
| 236 | __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr)); |
| 237 | return val; |
| 238 | #else |
malc | e01fe6d | 2008-12-11 00:14:30 +0000 | [diff] [blame] | 239 | const uint8_t *p = ptr; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 240 | return p[0] | (p[1] << 8); |
| 241 | #endif |
| 242 | } |
| 243 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 244 | static inline int ldsw_le_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 245 | { |
malc | e58ffeb | 2009-01-14 18:39:49 +0000 | [diff] [blame] | 246 | #ifdef _ARCH_PPC |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 247 | int val; |
| 248 | __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr)); |
| 249 | return (int16_t)val; |
| 250 | #else |
malc | e01fe6d | 2008-12-11 00:14:30 +0000 | [diff] [blame] | 251 | const uint8_t *p = ptr; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 252 | return (int16_t)(p[0] | (p[1] << 8)); |
| 253 | #endif |
| 254 | } |
| 255 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 256 | static inline int ldl_le_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 257 | { |
malc | e58ffeb | 2009-01-14 18:39:49 +0000 | [diff] [blame] | 258 | #ifdef _ARCH_PPC |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 259 | int val; |
| 260 | __asm__ __volatile__ ("lwbrx %0,0,%1" : "=r" (val) : "r" (ptr)); |
| 261 | return val; |
| 262 | #else |
malc | e01fe6d | 2008-12-11 00:14:30 +0000 | [diff] [blame] | 263 | const uint8_t *p = ptr; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 264 | return p[0] | (p[1] << 8) | (p[2] << 16) | (p[3] << 24); |
| 265 | #endif |
| 266 | } |
| 267 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 268 | static inline uint64_t ldq_le_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 269 | { |
malc | e01fe6d | 2008-12-11 00:14:30 +0000 | [diff] [blame] | 270 | const uint8_t *p = ptr; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 271 | uint32_t v1, v2; |
bellard | f0aca82 | 2005-11-21 23:22:06 +0000 | [diff] [blame] | 272 | v1 = ldl_le_p(p); |
| 273 | v2 = ldl_le_p(p + 4); |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 274 | return v1 | ((uint64_t)v2 << 32); |
| 275 | } |
| 276 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 277 | static inline void stw_le_p(void *ptr, int v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 278 | { |
malc | e58ffeb | 2009-01-14 18:39:49 +0000 | [diff] [blame] | 279 | #ifdef _ARCH_PPC |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 280 | __asm__ __volatile__ ("sthbrx %1,0,%2" : "=m" (*(uint16_t *)ptr) : "r" (v), "r" (ptr)); |
| 281 | #else |
| 282 | uint8_t *p = ptr; |
| 283 | p[0] = v; |
| 284 | p[1] = v >> 8; |
| 285 | #endif |
| 286 | } |
| 287 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 288 | static inline void stl_le_p(void *ptr, int v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 289 | { |
malc | e58ffeb | 2009-01-14 18:39:49 +0000 | [diff] [blame] | 290 | #ifdef _ARCH_PPC |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 291 | __asm__ __volatile__ ("stwbrx %1,0,%2" : "=m" (*(uint32_t *)ptr) : "r" (v), "r" (ptr)); |
| 292 | #else |
| 293 | uint8_t *p = ptr; |
| 294 | p[0] = v; |
| 295 | p[1] = v >> 8; |
| 296 | p[2] = v >> 16; |
| 297 | p[3] = v >> 24; |
| 298 | #endif |
| 299 | } |
| 300 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 301 | static inline void stq_le_p(void *ptr, uint64_t v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 302 | { |
| 303 | uint8_t *p = ptr; |
bellard | f0aca82 | 2005-11-21 23:22:06 +0000 | [diff] [blame] | 304 | stl_le_p(p, (uint32_t)v); |
| 305 | stl_le_p(p + 4, v >> 32); |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 306 | } |
| 307 | |
| 308 | /* float access */ |
| 309 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 310 | static inline float32 ldfl_le_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 311 | { |
| 312 | union { |
bellard | 53cd663 | 2005-03-13 18:50:23 +0000 | [diff] [blame] | 313 | float32 f; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 314 | uint32_t i; |
| 315 | } u; |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 316 | u.i = ldl_le_p(ptr); |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 317 | return u.f; |
| 318 | } |
| 319 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 320 | static inline void stfl_le_p(void *ptr, float32 v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 321 | { |
| 322 | union { |
bellard | 53cd663 | 2005-03-13 18:50:23 +0000 | [diff] [blame] | 323 | float32 f; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 324 | uint32_t i; |
| 325 | } u; |
| 326 | u.f = v; |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 327 | stl_le_p(ptr, u.i); |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 328 | } |
| 329 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 330 | static inline float64 ldfq_le_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 331 | { |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 332 | CPU_DoubleU u; |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 333 | u.l.lower = ldl_le_p(ptr); |
| 334 | u.l.upper = ldl_le_p(ptr + 4); |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 335 | return u.d; |
| 336 | } |
| 337 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 338 | static inline void stfq_le_p(void *ptr, float64 v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 339 | { |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 340 | CPU_DoubleU u; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 341 | u.d = v; |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 342 | stl_le_p(ptr, u.l.lower); |
| 343 | stl_le_p(ptr + 4, u.l.upper); |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 344 | } |
| 345 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 346 | #else |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 347 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 348 | static inline int lduw_le_p(const void *ptr) |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 349 | { |
| 350 | return *(uint16_t *)ptr; |
| 351 | } |
| 352 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 353 | static inline int ldsw_le_p(const void *ptr) |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 354 | { |
| 355 | return *(int16_t *)ptr; |
| 356 | } |
| 357 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 358 | static inline int ldl_le_p(const void *ptr) |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 359 | { |
| 360 | return *(uint32_t *)ptr; |
| 361 | } |
| 362 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 363 | static inline uint64_t ldq_le_p(const void *ptr) |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 364 | { |
| 365 | return *(uint64_t *)ptr; |
| 366 | } |
| 367 | |
| 368 | static inline void stw_le_p(void *ptr, int v) |
| 369 | { |
| 370 | *(uint16_t *)ptr = v; |
| 371 | } |
| 372 | |
| 373 | static inline void stl_le_p(void *ptr, int v) |
| 374 | { |
| 375 | *(uint32_t *)ptr = v; |
| 376 | } |
| 377 | |
| 378 | static inline void stq_le_p(void *ptr, uint64_t v) |
| 379 | { |
| 380 | *(uint64_t *)ptr = v; |
| 381 | } |
| 382 | |
| 383 | /* float access */ |
| 384 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 385 | static inline float32 ldfl_le_p(const void *ptr) |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 386 | { |
| 387 | return *(float32 *)ptr; |
| 388 | } |
| 389 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 390 | static inline float64 ldfq_le_p(const void *ptr) |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 391 | { |
| 392 | return *(float64 *)ptr; |
| 393 | } |
| 394 | |
| 395 | static inline void stfl_le_p(void *ptr, float32 v) |
| 396 | { |
| 397 | *(float32 *)ptr = v; |
| 398 | } |
| 399 | |
| 400 | static inline void stfq_le_p(void *ptr, float64 v) |
| 401 | { |
| 402 | *(float64 *)ptr = v; |
| 403 | } |
| 404 | #endif |
| 405 | |
| 406 | #if !defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED) |
| 407 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 408 | static inline int lduw_be_p(const void *ptr) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 409 | { |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 410 | #if defined(__i386__) |
| 411 | int val; |
| 412 | asm volatile ("movzwl %1, %0\n" |
| 413 | "xchgb %b0, %h0\n" |
| 414 | : "=q" (val) |
| 415 | : "m" (*(uint16_t *)ptr)); |
| 416 | return val; |
| 417 | #else |
malc | e01fe6d | 2008-12-11 00:14:30 +0000 | [diff] [blame] | 418 | const uint8_t *b = ptr; |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 419 | return ((b[0] << 8) | b[1]); |
| 420 | #endif |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 421 | } |
| 422 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 423 | static inline int ldsw_be_p(const void *ptr) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 424 | { |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 425 | #if defined(__i386__) |
| 426 | int val; |
| 427 | asm volatile ("movzwl %1, %0\n" |
| 428 | "xchgb %b0, %h0\n" |
| 429 | : "=q" (val) |
| 430 | : "m" (*(uint16_t *)ptr)); |
| 431 | return (int16_t)val; |
| 432 | #else |
malc | e01fe6d | 2008-12-11 00:14:30 +0000 | [diff] [blame] | 433 | const uint8_t *b = ptr; |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 434 | return (int16_t)((b[0] << 8) | b[1]); |
| 435 | #endif |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 436 | } |
| 437 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 438 | static inline int ldl_be_p(const void *ptr) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 439 | { |
bellard | 4f2ac23 | 2004-04-26 19:44:02 +0000 | [diff] [blame] | 440 | #if defined(__i386__) || defined(__x86_64__) |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 441 | int val; |
| 442 | asm volatile ("movl %1, %0\n" |
| 443 | "bswap %0\n" |
| 444 | : "=r" (val) |
| 445 | : "m" (*(uint32_t *)ptr)); |
| 446 | return val; |
| 447 | #else |
malc | e01fe6d | 2008-12-11 00:14:30 +0000 | [diff] [blame] | 448 | const uint8_t *b = ptr; |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 449 | return (b[0] << 24) | (b[1] << 16) | (b[2] << 8) | b[3]; |
| 450 | #endif |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 451 | } |
| 452 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 453 | static inline uint64_t ldq_be_p(const void *ptr) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 454 | { |
| 455 | uint32_t a,b; |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 456 | a = ldl_be_p(ptr); |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 457 | b = ldl_be_p((uint8_t *)ptr + 4); |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 458 | return (((uint64_t)a<<32)|b); |
| 459 | } |
| 460 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 461 | static inline void stw_be_p(void *ptr, int v) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 462 | { |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 463 | #if defined(__i386__) |
| 464 | asm volatile ("xchgb %b0, %h0\n" |
| 465 | "movw %w0, %1\n" |
| 466 | : "=q" (v) |
| 467 | : "m" (*(uint16_t *)ptr), "0" (v)); |
| 468 | #else |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 469 | uint8_t *d = (uint8_t *) ptr; |
| 470 | d[0] = v >> 8; |
| 471 | d[1] = v; |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 472 | #endif |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 473 | } |
| 474 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 475 | static inline void stl_be_p(void *ptr, int v) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 476 | { |
bellard | 4f2ac23 | 2004-04-26 19:44:02 +0000 | [diff] [blame] | 477 | #if defined(__i386__) || defined(__x86_64__) |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 478 | asm volatile ("bswap %0\n" |
| 479 | "movl %0, %1\n" |
| 480 | : "=r" (v) |
| 481 | : "m" (*(uint32_t *)ptr), "0" (v)); |
| 482 | #else |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 483 | uint8_t *d = (uint8_t *) ptr; |
| 484 | d[0] = v >> 24; |
| 485 | d[1] = v >> 16; |
| 486 | d[2] = v >> 8; |
| 487 | d[3] = v; |
bellard | 83d7396 | 2004-02-22 11:53:50 +0000 | [diff] [blame] | 488 | #endif |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 489 | } |
| 490 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 491 | static inline void stq_be_p(void *ptr, uint64_t v) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 492 | { |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 493 | stl_be_p(ptr, v >> 32); |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 494 | stl_be_p((uint8_t *)ptr + 4, v); |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 495 | } |
| 496 | |
| 497 | /* float access */ |
| 498 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 499 | static inline float32 ldfl_be_p(const void *ptr) |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 500 | { |
| 501 | union { |
bellard | 53cd663 | 2005-03-13 18:50:23 +0000 | [diff] [blame] | 502 | float32 f; |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 503 | uint32_t i; |
| 504 | } u; |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 505 | u.i = ldl_be_p(ptr); |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 506 | return u.f; |
| 507 | } |
| 508 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 509 | static inline void stfl_be_p(void *ptr, float32 v) |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 510 | { |
| 511 | union { |
bellard | 53cd663 | 2005-03-13 18:50:23 +0000 | [diff] [blame] | 512 | float32 f; |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 513 | uint32_t i; |
| 514 | } u; |
| 515 | u.f = v; |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 516 | stl_be_p(ptr, u.i); |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 517 | } |
| 518 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 519 | static inline float64 ldfq_be_p(const void *ptr) |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 520 | { |
| 521 | CPU_DoubleU u; |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 522 | u.l.upper = ldl_be_p(ptr); |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 523 | u.l.lower = ldl_be_p((uint8_t *)ptr + 4); |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 524 | return u.d; |
| 525 | } |
| 526 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 527 | static inline void stfq_be_p(void *ptr, float64 v) |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 528 | { |
| 529 | CPU_DoubleU u; |
| 530 | u.d = v; |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 531 | stl_be_p(ptr, u.l.upper); |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 532 | stl_be_p((uint8_t *)ptr + 4, u.l.lower); |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 533 | } |
| 534 | |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 535 | #else |
| 536 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 537 | static inline int lduw_be_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 538 | { |
| 539 | return *(uint16_t *)ptr; |
| 540 | } |
| 541 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 542 | static inline int ldsw_be_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 543 | { |
| 544 | return *(int16_t *)ptr; |
| 545 | } |
| 546 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 547 | static inline int ldl_be_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 548 | { |
| 549 | return *(uint32_t *)ptr; |
| 550 | } |
| 551 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 552 | static inline uint64_t ldq_be_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 553 | { |
| 554 | return *(uint64_t *)ptr; |
| 555 | } |
| 556 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 557 | static inline void stw_be_p(void *ptr, int v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 558 | { |
| 559 | *(uint16_t *)ptr = v; |
| 560 | } |
| 561 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 562 | static inline void stl_be_p(void *ptr, int v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 563 | { |
| 564 | *(uint32_t *)ptr = v; |
| 565 | } |
| 566 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 567 | static inline void stq_be_p(void *ptr, uint64_t v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 568 | { |
| 569 | *(uint64_t *)ptr = v; |
| 570 | } |
| 571 | |
| 572 | /* float access */ |
| 573 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 574 | static inline float32 ldfl_be_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 575 | { |
bellard | 53cd663 | 2005-03-13 18:50:23 +0000 | [diff] [blame] | 576 | return *(float32 *)ptr; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 577 | } |
| 578 | |
balrog | 8bba3ea | 2008-12-07 23:44:44 +0000 | [diff] [blame] | 579 | static inline float64 ldfq_be_p(const void *ptr) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 580 | { |
bellard | 53cd663 | 2005-03-13 18:50:23 +0000 | [diff] [blame] | 581 | return *(float64 *)ptr; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 582 | } |
| 583 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 584 | static inline void stfl_be_p(void *ptr, float32 v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 585 | { |
bellard | 53cd663 | 2005-03-13 18:50:23 +0000 | [diff] [blame] | 586 | *(float32 *)ptr = v; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 587 | } |
| 588 | |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 589 | static inline void stfq_be_p(void *ptr, float64 v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 590 | { |
bellard | 53cd663 | 2005-03-13 18:50:23 +0000 | [diff] [blame] | 591 | *(float64 *)ptr = v; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 592 | } |
bellard | 2df3b95 | 2005-11-19 17:47:39 +0000 | [diff] [blame] | 593 | |
| 594 | #endif |
| 595 | |
| 596 | /* target CPU memory access functions */ |
| 597 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 598 | #define lduw_p(p) lduw_be_p(p) |
| 599 | #define ldsw_p(p) ldsw_be_p(p) |
| 600 | #define ldl_p(p) ldl_be_p(p) |
| 601 | #define ldq_p(p) ldq_be_p(p) |
| 602 | #define ldfl_p(p) ldfl_be_p(p) |
| 603 | #define ldfq_p(p) ldfq_be_p(p) |
| 604 | #define stw_p(p, v) stw_be_p(p, v) |
| 605 | #define stl_p(p, v) stl_be_p(p, v) |
| 606 | #define stq_p(p, v) stq_be_p(p, v) |
| 607 | #define stfl_p(p, v) stfl_be_p(p, v) |
| 608 | #define stfq_p(p, v) stfq_be_p(p, v) |
| 609 | #else |
| 610 | #define lduw_p(p) lduw_le_p(p) |
| 611 | #define ldsw_p(p) ldsw_le_p(p) |
| 612 | #define ldl_p(p) ldl_le_p(p) |
| 613 | #define ldq_p(p) ldq_le_p(p) |
| 614 | #define ldfl_p(p) ldfl_le_p(p) |
| 615 | #define ldfq_p(p) ldfq_le_p(p) |
| 616 | #define stw_p(p, v) stw_le_p(p, v) |
| 617 | #define stl_p(p, v) stl_le_p(p, v) |
| 618 | #define stq_p(p, v) stq_le_p(p, v) |
| 619 | #define stfl_p(p, v) stfl_le_p(p, v) |
| 620 | #define stfq_p(p, v) stfq_le_p(p, v) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 621 | #endif |
| 622 | |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 623 | /* MMU memory access macros */ |
| 624 | |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 625 | #if defined(CONFIG_USER_ONLY) |
aurel32 | 0e62fd7 | 2008-12-08 18:12:11 +0000 | [diff] [blame] | 626 | #include <assert.h> |
| 627 | #include "qemu-types.h" |
| 628 | |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 629 | /* On some host systems the guest address space is reserved on the host. |
| 630 | * This allows the guest address space to be offset to a convenient location. |
| 631 | */ |
| 632 | //#define GUEST_BASE 0x20000000 |
| 633 | #define GUEST_BASE 0 |
| 634 | |
| 635 | /* All direct uses of g2h and h2g need to go away for usermode softmmu. */ |
| 636 | #define g2h(x) ((void *)((unsigned long)(x) + GUEST_BASE)) |
aurel32 | 0e62fd7 | 2008-12-08 18:12:11 +0000 | [diff] [blame] | 637 | #define h2g(x) ({ \ |
| 638 | unsigned long __ret = (unsigned long)(x) - GUEST_BASE; \ |
| 639 | /* Check if given address fits target address space */ \ |
| 640 | assert(__ret == (abi_ulong)__ret); \ |
| 641 | (abi_ulong)__ret; \ |
| 642 | }) |
aurel32 | 14cc46b | 2008-12-08 18:12:18 +0000 | [diff] [blame] | 643 | #define h2g_valid(x) ({ \ |
| 644 | unsigned long __guest = (unsigned long)(x) - GUEST_BASE; \ |
| 645 | (__guest == (abi_ulong)__guest); \ |
| 646 | }) |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 647 | |
| 648 | #define saddr(x) g2h(x) |
| 649 | #define laddr(x) g2h(x) |
| 650 | |
| 651 | #else /* !CONFIG_USER_ONLY */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 652 | /* NOTE: we use double casts if pointers and target_ulong have |
| 653 | different sizes */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 654 | #define saddr(x) (uint8_t *)(long)(x) |
| 655 | #define laddr(x) (uint8_t *)(long)(x) |
| 656 | #endif |
| 657 | |
| 658 | #define ldub_raw(p) ldub_p(laddr((p))) |
| 659 | #define ldsb_raw(p) ldsb_p(laddr((p))) |
| 660 | #define lduw_raw(p) lduw_p(laddr((p))) |
| 661 | #define ldsw_raw(p) ldsw_p(laddr((p))) |
| 662 | #define ldl_raw(p) ldl_p(laddr((p))) |
| 663 | #define ldq_raw(p) ldq_p(laddr((p))) |
| 664 | #define ldfl_raw(p) ldfl_p(laddr((p))) |
| 665 | #define ldfq_raw(p) ldfq_p(laddr((p))) |
| 666 | #define stb_raw(p, v) stb_p(saddr((p)), v) |
| 667 | #define stw_raw(p, v) stw_p(saddr((p)), v) |
| 668 | #define stl_raw(p, v) stl_p(saddr((p)), v) |
| 669 | #define stq_raw(p, v) stq_p(saddr((p)), v) |
| 670 | #define stfl_raw(p, v) stfl_p(saddr((p)), v) |
| 671 | #define stfq_raw(p, v) stfq_p(saddr((p)), v) |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 672 | |
| 673 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 674 | #if defined(CONFIG_USER_ONLY) |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 675 | |
| 676 | /* if user mode, no other memory access functions */ |
| 677 | #define ldub(p) ldub_raw(p) |
| 678 | #define ldsb(p) ldsb_raw(p) |
| 679 | #define lduw(p) lduw_raw(p) |
| 680 | #define ldsw(p) ldsw_raw(p) |
| 681 | #define ldl(p) ldl_raw(p) |
| 682 | #define ldq(p) ldq_raw(p) |
| 683 | #define ldfl(p) ldfl_raw(p) |
| 684 | #define ldfq(p) ldfq_raw(p) |
| 685 | #define stb(p, v) stb_raw(p, v) |
| 686 | #define stw(p, v) stw_raw(p, v) |
| 687 | #define stl(p, v) stl_raw(p, v) |
| 688 | #define stq(p, v) stq_raw(p, v) |
| 689 | #define stfl(p, v) stfl_raw(p, v) |
| 690 | #define stfq(p, v) stfq_raw(p, v) |
| 691 | |
| 692 | #define ldub_code(p) ldub_raw(p) |
| 693 | #define ldsb_code(p) ldsb_raw(p) |
| 694 | #define lduw_code(p) lduw_raw(p) |
| 695 | #define ldsw_code(p) ldsw_raw(p) |
| 696 | #define ldl_code(p) ldl_raw(p) |
j_mayer | bc98a7e | 2007-04-04 07:55:12 +0000 | [diff] [blame] | 697 | #define ldq_code(p) ldq_raw(p) |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 698 | |
| 699 | #define ldub_kernel(p) ldub_raw(p) |
| 700 | #define ldsb_kernel(p) ldsb_raw(p) |
| 701 | #define lduw_kernel(p) lduw_raw(p) |
| 702 | #define ldsw_kernel(p) ldsw_raw(p) |
| 703 | #define ldl_kernel(p) ldl_raw(p) |
j_mayer | bc98a7e | 2007-04-04 07:55:12 +0000 | [diff] [blame] | 704 | #define ldq_kernel(p) ldq_raw(p) |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 705 | #define ldfl_kernel(p) ldfl_raw(p) |
| 706 | #define ldfq_kernel(p) ldfq_raw(p) |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 707 | #define stb_kernel(p, v) stb_raw(p, v) |
| 708 | #define stw_kernel(p, v) stw_raw(p, v) |
| 709 | #define stl_kernel(p, v) stl_raw(p, v) |
| 710 | #define stq_kernel(p, v) stq_raw(p, v) |
bellard | 0ac4bd5 | 2004-01-04 15:44:17 +0000 | [diff] [blame] | 711 | #define stfl_kernel(p, v) stfl_raw(p, v) |
| 712 | #define stfq_kernel(p, vt) stfq_raw(p, v) |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 713 | |
| 714 | #endif /* defined(CONFIG_USER_ONLY) */ |
| 715 | |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 716 | /* page related stuff */ |
| 717 | |
aurel32 | 0387544 | 2008-04-22 20:45:18 +0000 | [diff] [blame] | 718 | #define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 719 | #define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1) |
| 720 | #define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK) |
| 721 | |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 722 | /* ??? These should be the larger of unsigned long and target_ulong. */ |
bellard | 83fb7ad | 2004-07-05 21:25:26 +0000 | [diff] [blame] | 723 | extern unsigned long qemu_real_host_page_size; |
| 724 | extern unsigned long qemu_host_page_bits; |
| 725 | extern unsigned long qemu_host_page_size; |
| 726 | extern unsigned long qemu_host_page_mask; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 727 | |
bellard | 83fb7ad | 2004-07-05 21:25:26 +0000 | [diff] [blame] | 728 | #define HOST_PAGE_ALIGN(addr) (((addr) + qemu_host_page_size - 1) & qemu_host_page_mask) |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 729 | |
| 730 | /* same as PROT_xxx */ |
| 731 | #define PAGE_READ 0x0001 |
| 732 | #define PAGE_WRITE 0x0002 |
| 733 | #define PAGE_EXEC 0x0004 |
| 734 | #define PAGE_BITS (PAGE_READ | PAGE_WRITE | PAGE_EXEC) |
| 735 | #define PAGE_VALID 0x0008 |
| 736 | /* original state of the write flag (used when tracking self-modifying |
| 737 | code */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 738 | #define PAGE_WRITE_ORG 0x0010 |
balrog | 50a9569 | 2007-12-12 01:16:23 +0000 | [diff] [blame] | 739 | #define PAGE_RESERVED 0x0020 |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 740 | |
| 741 | void page_dump(FILE *f); |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 742 | int page_get_flags(target_ulong address); |
| 743 | void page_set_flags(target_ulong start, target_ulong end, int flags); |
ths | 3d97b40 | 2007-11-02 19:02:07 +0000 | [diff] [blame] | 744 | int page_check_range(target_ulong start, target_ulong len, int flags); |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 745 | |
bellard | 26a5f13 | 2008-05-28 12:30:31 +0000 | [diff] [blame] | 746 | void cpu_exec_init_all(unsigned long tb_size); |
ths | c5be9f0 | 2007-02-28 20:20:53 +0000 | [diff] [blame] | 747 | CPUState *cpu_copy(CPUState *env); |
| 748 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 749 | void cpu_dump_state(CPUState *env, FILE *f, |
bellard | 7fe4848 | 2004-10-09 18:08:01 +0000 | [diff] [blame] | 750 | int (*cpu_fprintf)(FILE *f, const char *fmt, ...), |
| 751 | int flags); |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 752 | void cpu_dump_statistics (CPUState *env, FILE *f, |
| 753 | int (*cpu_fprintf)(FILE *f, const char *fmt, ...), |
| 754 | int flags); |
bellard | 7fe4848 | 2004-10-09 18:08:01 +0000 | [diff] [blame] | 755 | |
malc | a5e50b2 | 2009-02-01 22:19:27 +0000 | [diff] [blame^] | 756 | void QEMU_NORETURN cpu_abort(CPUState *env, const char *fmt, ...) |
blueswir1 | 7d99a00 | 2009-01-14 19:00:36 +0000 | [diff] [blame] | 757 | __attribute__ ((__format__ (__printf__, 2, 3))); |
bellard | f0aca82 | 2005-11-21 23:22:06 +0000 | [diff] [blame] | 758 | extern CPUState *first_cpu; |
bellard | e2f2289 | 2003-06-25 16:09:48 +0000 | [diff] [blame] | 759 | extern CPUState *cpu_single_env; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 760 | extern int64_t qemu_icount; |
| 761 | extern int use_icount; |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 762 | |
bellard | 9acbed0 | 2004-02-16 21:57:02 +0000 | [diff] [blame] | 763 | #define CPU_INTERRUPT_EXIT 0x01 /* wants exit from main loop */ |
| 764 | #define CPU_INTERRUPT_HARD 0x02 /* hardware interrupt pending */ |
| 765 | #define CPU_INTERRUPT_EXITTB 0x04 /* exit the current TB (use for x86 a20 case) */ |
bellard | ef792f9 | 2004-05-17 20:19:32 +0000 | [diff] [blame] | 766 | #define CPU_INTERRUPT_TIMER 0x08 /* internal timer exception pending */ |
bellard | 9869996 | 2005-11-26 10:29:22 +0000 | [diff] [blame] | 767 | #define CPU_INTERRUPT_FIQ 0x10 /* Fast interrupt pending. */ |
bellard | ba3c64f | 2005-12-05 20:31:52 +0000 | [diff] [blame] | 768 | #define CPU_INTERRUPT_HALT 0x20 /* CPU halt wanted */ |
bellard | 3b21e03 | 2006-09-24 18:41:56 +0000 | [diff] [blame] | 769 | #define CPU_INTERRUPT_SMI 0x40 /* (x86 only) SMI interrupt pending */ |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 770 | #define CPU_INTERRUPT_DEBUG 0x80 /* Debug event occured. */ |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 771 | #define CPU_INTERRUPT_VIRQ 0x100 /* virtual interrupt pending. */ |
aurel32 | 474ea84 | 2008-04-13 16:08:15 +0000 | [diff] [blame] | 772 | #define CPU_INTERRUPT_NMI 0x200 /* NMI pending. */ |
bellard | 9869996 | 2005-11-26 10:29:22 +0000 | [diff] [blame] | 773 | |
bellard | 4690764 | 2003-07-07 12:17:46 +0000 | [diff] [blame] | 774 | void cpu_interrupt(CPUState *s, int mask); |
bellard | b54ad04 | 2004-05-20 13:42:52 +0000 | [diff] [blame] | 775 | void cpu_reset_interrupt(CPUState *env, int mask); |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 776 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 777 | /* Breakpoint/watchpoint flags */ |
| 778 | #define BP_MEM_READ 0x01 |
| 779 | #define BP_MEM_WRITE 0x02 |
| 780 | #define BP_MEM_ACCESS (BP_MEM_READ | BP_MEM_WRITE) |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 781 | #define BP_STOP_BEFORE_ACCESS 0x04 |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 782 | #define BP_WATCHPOINT_HIT 0x08 |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 783 | #define BP_GDB 0x10 |
aliguori | 2dc9f41 | 2008-11-18 20:56:59 +0000 | [diff] [blame] | 784 | #define BP_CPU 0x20 |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 785 | |
| 786 | int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags, |
| 787 | CPUBreakpoint **breakpoint); |
| 788 | int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags); |
| 789 | void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint); |
| 790 | void cpu_breakpoint_remove_all(CPUState *env, int mask); |
| 791 | int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len, |
| 792 | int flags, CPUWatchpoint **watchpoint); |
| 793 | int cpu_watchpoint_remove(CPUState *env, target_ulong addr, |
| 794 | target_ulong len, int flags); |
| 795 | void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint); |
| 796 | void cpu_watchpoint_remove_all(CPUState *env, int mask); |
edgar_igl | 60897d3 | 2008-05-09 08:25:14 +0000 | [diff] [blame] | 797 | |
| 798 | #define SSTEP_ENABLE 0x1 /* Enable simulated HW single stepping */ |
| 799 | #define SSTEP_NOIRQ 0x2 /* Do not use IRQ while single stepping */ |
| 800 | #define SSTEP_NOTIMER 0x4 /* Do not Timers while single stepping */ |
| 801 | |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 802 | void cpu_single_step(CPUState *env, int enabled); |
bellard | d95dc32 | 2004-06-20 12:35:26 +0000 | [diff] [blame] | 803 | void cpu_reset(CPUState *s); |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 804 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 805 | /* Return the physical page corresponding to a virtual one. Use it |
| 806 | only for debugging because no protection checks are done. Return -1 |
| 807 | if no page found. */ |
j_mayer | 9b3c35e | 2007-04-07 11:21:28 +0000 | [diff] [blame] | 808 | target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 809 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 810 | #define CPU_LOG_TB_OUT_ASM (1 << 0) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 811 | #define CPU_LOG_TB_IN_ASM (1 << 1) |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 812 | #define CPU_LOG_TB_OP (1 << 2) |
| 813 | #define CPU_LOG_TB_OP_OPT (1 << 3) |
| 814 | #define CPU_LOG_INT (1 << 4) |
| 815 | #define CPU_LOG_EXEC (1 << 5) |
| 816 | #define CPU_LOG_PCALL (1 << 6) |
bellard | fd87259 | 2004-05-12 19:11:15 +0000 | [diff] [blame] | 817 | #define CPU_LOG_IOPORT (1 << 7) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 818 | #define CPU_LOG_TB_CPU (1 << 8) |
aliguori | eca1bdf | 2009-01-26 19:54:31 +0000 | [diff] [blame] | 819 | #define CPU_LOG_RESET (1 << 9) |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 820 | |
| 821 | /* define log items */ |
| 822 | typedef struct CPULogItem { |
| 823 | int mask; |
| 824 | const char *name; |
| 825 | const char *help; |
| 826 | } CPULogItem; |
| 827 | |
blueswir1 | c7cd6a3 | 2008-10-02 18:27:46 +0000 | [diff] [blame] | 828 | extern const CPULogItem cpu_log_items[]; |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 829 | |
bellard | 3486513 | 2003-10-05 14:28:56 +0000 | [diff] [blame] | 830 | void cpu_set_log(int log_flags); |
| 831 | void cpu_set_log_filename(const char *filename); |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 832 | int cpu_str_to_log_mask(const char *str); |
bellard | 3486513 | 2003-10-05 14:28:56 +0000 | [diff] [blame] | 833 | |
bellard | 09683d3 | 2004-01-04 23:49:41 +0000 | [diff] [blame] | 834 | /* IO ports API */ |
| 835 | |
| 836 | /* NOTE: as these functions may be even used when there is an isa |
| 837 | brige on non x86 targets, we always defined them */ |
| 838 | #ifndef NO_CPU_IO_DEFS |
| 839 | void cpu_outb(CPUState *env, int addr, int val); |
| 840 | void cpu_outw(CPUState *env, int addr, int val); |
| 841 | void cpu_outl(CPUState *env, int addr, int val); |
| 842 | int cpu_inb(CPUState *env, int addr); |
| 843 | int cpu_inw(CPUState *env, int addr); |
| 844 | int cpu_inl(CPUState *env, int addr); |
| 845 | #endif |
| 846 | |
aurel32 | 00f82b8 | 2008-04-27 21:12:55 +0000 | [diff] [blame] | 847 | /* address in the RAM (different from a physical address) */ |
| 848 | #ifdef USE_KQEMU |
| 849 | typedef uint32_t ram_addr_t; |
| 850 | #else |
| 851 | typedef unsigned long ram_addr_t; |
| 852 | #endif |
| 853 | |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 854 | /* memory API */ |
| 855 | |
aurel32 | 00f82b8 | 2008-04-27 21:12:55 +0000 | [diff] [blame] | 856 | extern ram_addr_t phys_ram_size; |
bellard | edf75d5 | 2004-01-04 17:43:30 +0000 | [diff] [blame] | 857 | extern int phys_ram_fd; |
| 858 | extern uint8_t *phys_ram_base; |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 859 | extern uint8_t *phys_ram_dirty; |
aurel32 | 00f82b8 | 2008-04-27 21:12:55 +0000 | [diff] [blame] | 860 | extern ram_addr_t ram_size; |
bellard | edf75d5 | 2004-01-04 17:43:30 +0000 | [diff] [blame] | 861 | |
| 862 | /* physical memory access */ |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 863 | |
| 864 | /* MMIO pages are identified by a combination of an IO device index and |
| 865 | 3 flags. The ROMD code stores the page ram offset in iotlb entry, |
| 866 | so only a limited number of ids are avaiable. */ |
| 867 | |
| 868 | #define IO_MEM_SHIFT 3 |
bellard | 9869996 | 2005-11-26 10:29:22 +0000 | [diff] [blame] | 869 | #define IO_MEM_NB_ENTRIES (1 << (TARGET_PAGE_BITS - IO_MEM_SHIFT)) |
bellard | edf75d5 | 2004-01-04 17:43:30 +0000 | [diff] [blame] | 870 | |
| 871 | #define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */ |
| 872 | #define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */ |
| 873 | #define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT) |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 874 | #define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT) |
| 875 | |
| 876 | /* Acts like a ROM when read and like a device when written. */ |
bellard | 2a4188a | 2006-06-25 21:54:59 +0000 | [diff] [blame] | 877 | #define IO_MEM_ROMD (1) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 878 | #define IO_MEM_SUBPAGE (2) |
blueswir1 | 4254fab | 2008-01-01 16:57:19 +0000 | [diff] [blame] | 879 | #define IO_MEM_SUBWIDTH (4) |
bellard | edf75d5 | 2004-01-04 17:43:30 +0000 | [diff] [blame] | 880 | |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 881 | /* Flags stored in the low bits of the TLB virtual address. These are |
| 882 | defined so that fast path ram access is all zeros. */ |
| 883 | /* Zero if TLB entry is valid. */ |
| 884 | #define TLB_INVALID_MASK (1 << 3) |
| 885 | /* Set if TLB entry references a clean RAM page. The iotlb entry will |
| 886 | contain the page physical address. */ |
| 887 | #define TLB_NOTDIRTY (1 << 4) |
| 888 | /* Set if TLB entry is an IO callback. */ |
| 889 | #define TLB_MMIO (1 << 5) |
| 890 | |
bellard | 7727994 | 2004-06-03 14:08:36 +0000 | [diff] [blame] | 891 | typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value); |
| 892 | typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr); |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 893 | |
pbrook | 8da3ff1 | 2008-12-01 18:59:50 +0000 | [diff] [blame] | 894 | void cpu_register_physical_memory_offset(target_phys_addr_t start_addr, |
| 895 | ram_addr_t size, |
| 896 | ram_addr_t phys_offset, |
| 897 | ram_addr_t region_offset); |
| 898 | static inline void cpu_register_physical_memory(target_phys_addr_t start_addr, |
| 899 | ram_addr_t size, |
| 900 | ram_addr_t phys_offset) |
| 901 | { |
| 902 | cpu_register_physical_memory_offset(start_addr, size, phys_offset, 0); |
| 903 | } |
| 904 | |
aurel32 | 00f82b8 | 2008-04-27 21:12:55 +0000 | [diff] [blame] | 905 | ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr); |
| 906 | ram_addr_t qemu_ram_alloc(ram_addr_t); |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 907 | void qemu_ram_free(ram_addr_t addr); |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 908 | int cpu_register_io_memory(int io_index, |
| 909 | CPUReadMemoryFunc **mem_read, |
bellard | 7727994 | 2004-06-03 14:08:36 +0000 | [diff] [blame] | 910 | CPUWriteMemoryFunc **mem_write, |
| 911 | void *opaque); |
bellard | 8926b51 | 2004-10-10 15:14:20 +0000 | [diff] [blame] | 912 | CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index); |
| 913 | CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index); |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 914 | |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 915 | void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf, |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 916 | int len, int is_write); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 917 | static inline void cpu_physical_memory_read(target_phys_addr_t addr, |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 918 | uint8_t *buf, int len) |
bellard | 8b1f24b | 2004-02-25 23:24:38 +0000 | [diff] [blame] | 919 | { |
| 920 | cpu_physical_memory_rw(addr, buf, len, 0); |
| 921 | } |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 922 | static inline void cpu_physical_memory_write(target_phys_addr_t addr, |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 923 | const uint8_t *buf, int len) |
bellard | 8b1f24b | 2004-02-25 23:24:38 +0000 | [diff] [blame] | 924 | { |
| 925 | cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1); |
| 926 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 927 | void *cpu_physical_memory_map(target_phys_addr_t addr, |
| 928 | target_phys_addr_t *plen, |
| 929 | int is_write); |
| 930 | void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len, |
| 931 | int is_write, target_phys_addr_t access_len); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 932 | void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque)); |
| 933 | void cpu_unregister_map_client(void *cookie); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 934 | |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 935 | uint32_t ldub_phys(target_phys_addr_t addr); |
| 936 | uint32_t lduw_phys(target_phys_addr_t addr); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 937 | uint32_t ldl_phys(target_phys_addr_t addr); |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 938 | uint64_t ldq_phys(target_phys_addr_t addr); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 939 | void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val); |
j_mayer | bc98a7e | 2007-04-04 07:55:12 +0000 | [diff] [blame] | 940 | void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val); |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 941 | void stb_phys(target_phys_addr_t addr, uint32_t val); |
| 942 | void stw_phys(target_phys_addr_t addr, uint32_t val); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 943 | void stl_phys(target_phys_addr_t addr, uint32_t val); |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 944 | void stq_phys(target_phys_addr_t addr, uint64_t val); |
bellard | 8b1f24b | 2004-02-25 23:24:38 +0000 | [diff] [blame] | 945 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 946 | void cpu_physical_memory_write_rom(target_phys_addr_t addr, |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 947 | const uint8_t *buf, int len); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 948 | int cpu_memory_rw_debug(CPUState *env, target_ulong addr, |
bellard | 8b1f24b | 2004-02-25 23:24:38 +0000 | [diff] [blame] | 949 | uint8_t *buf, int len, int is_write); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 950 | |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 951 | #define VGA_DIRTY_FLAG 0x01 |
| 952 | #define CODE_DIRTY_FLAG 0x02 |
| 953 | #define KQEMU_DIRTY_FLAG 0x04 |
| 954 | #define MIGRATION_DIRTY_FLAG 0x08 |
bellard | 0a962c0 | 2005-02-10 22:00:27 +0000 | [diff] [blame] | 955 | |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 956 | /* read dirty bit (return 0 or 1) */ |
bellard | 04c504c | 2005-08-21 09:24:50 +0000 | [diff] [blame] | 957 | static inline int cpu_physical_memory_is_dirty(ram_addr_t addr) |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 958 | { |
bellard | 0a962c0 | 2005-02-10 22:00:27 +0000 | [diff] [blame] | 959 | return phys_ram_dirty[addr >> TARGET_PAGE_BITS] == 0xff; |
| 960 | } |
| 961 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 962 | static inline int cpu_physical_memory_get_dirty(ram_addr_t addr, |
bellard | 0a962c0 | 2005-02-10 22:00:27 +0000 | [diff] [blame] | 963 | int dirty_flags) |
| 964 | { |
| 965 | return phys_ram_dirty[addr >> TARGET_PAGE_BITS] & dirty_flags; |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 966 | } |
| 967 | |
bellard | 04c504c | 2005-08-21 09:24:50 +0000 | [diff] [blame] | 968 | static inline void cpu_physical_memory_set_dirty(ram_addr_t addr) |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 969 | { |
bellard | 0a962c0 | 2005-02-10 22:00:27 +0000 | [diff] [blame] | 970 | phys_ram_dirty[addr >> TARGET_PAGE_BITS] = 0xff; |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 971 | } |
| 972 | |
bellard | 04c504c | 2005-08-21 09:24:50 +0000 | [diff] [blame] | 973 | void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end, |
bellard | 0a962c0 | 2005-02-10 22:00:27 +0000 | [diff] [blame] | 974 | int dirty_flags); |
bellard | 04c504c | 2005-08-21 09:24:50 +0000 | [diff] [blame] | 975 | void cpu_tlb_update_dirty(CPUState *env); |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 976 | |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 977 | int cpu_physical_memory_set_dirty_tracking(int enable); |
| 978 | |
| 979 | int cpu_physical_memory_get_dirty_tracking(void); |
| 980 | |
aliguori | 2bec46d | 2008-11-24 20:21:41 +0000 | [diff] [blame] | 981 | void cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr, target_phys_addr_t end_addr); |
| 982 | |
bellard | e3db722 | 2005-01-26 22:00:47 +0000 | [diff] [blame] | 983 | void dump_exec_info(FILE *f, |
| 984 | int (*cpu_fprintf)(FILE *f, const char *fmt, ...)); |
| 985 | |
aliguori | f65ed4c | 2008-12-09 20:09:57 +0000 | [diff] [blame] | 986 | /* Coalesced MMIO regions are areas where write operations can be reordered. |
| 987 | * This usually implies that write operations are side-effect free. This allows |
| 988 | * batching which can make a major impact on performance when using |
| 989 | * virtualization. |
| 990 | */ |
| 991 | void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size); |
| 992 | |
| 993 | void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size); |
| 994 | |
bellard | effedbc | 2006-07-13 23:00:40 +0000 | [diff] [blame] | 995 | /*******************************************/ |
| 996 | /* host CPU ticks (if available) */ |
| 997 | |
malc | e58ffeb | 2009-01-14 18:39:49 +0000 | [diff] [blame] | 998 | #if defined(_ARCH_PPC) |
bellard | effedbc | 2006-07-13 23:00:40 +0000 | [diff] [blame] | 999 | |
bellard | effedbc | 2006-07-13 23:00:40 +0000 | [diff] [blame] | 1000 | static inline int64_t cpu_get_real_ticks(void) |
| 1001 | { |
malc | 5e10fc9 | 2009-01-25 10:56:48 +0000 | [diff] [blame] | 1002 | int64_t retval; |
| 1003 | #ifdef _ARCH_PPC64 |
| 1004 | /* This reads timebase in one 64bit go and includes Cell workaround from: |
| 1005 | http://ozlabs.org/pipermail/linuxppc-dev/2006-October/027052.html |
| 1006 | */ |
| 1007 | __asm__ __volatile__ ( |
| 1008 | "mftb %0\n\t" |
| 1009 | "cmpwi %0,0\n\t" |
| 1010 | "beq- $-8" |
| 1011 | : "=r" (retval)); |
| 1012 | #else |
| 1013 | /* http://ozlabs.org/pipermail/linuxppc-dev/1999-October/003889.html */ |
| 1014 | unsigned long junk; |
| 1015 | __asm__ __volatile__ ( |
| 1016 | "mftbu %1\n\t" |
| 1017 | "mftb %L0\n\t" |
| 1018 | "mftbu %0\n\t" |
| 1019 | "cmpw %0,%1\n\t" |
| 1020 | "bne $-16" |
| 1021 | : "=r" (retval), "=r" (junk)); |
| 1022 | #endif |
| 1023 | return retval; |
bellard | effedbc | 2006-07-13 23:00:40 +0000 | [diff] [blame] | 1024 | } |
| 1025 | |
| 1026 | #elif defined(__i386__) |
| 1027 | |
| 1028 | static inline int64_t cpu_get_real_ticks(void) |
bellard | 5f1ce94 | 2006-02-08 22:40:15 +0000 | [diff] [blame] | 1029 | { |
| 1030 | int64_t val; |
| 1031 | asm volatile ("rdtsc" : "=A" (val)); |
| 1032 | return val; |
| 1033 | } |
| 1034 | |
bellard | effedbc | 2006-07-13 23:00:40 +0000 | [diff] [blame] | 1035 | #elif defined(__x86_64__) |
| 1036 | |
| 1037 | static inline int64_t cpu_get_real_ticks(void) |
| 1038 | { |
| 1039 | uint32_t low,high; |
| 1040 | int64_t val; |
| 1041 | asm volatile("rdtsc" : "=a" (low), "=d" (high)); |
| 1042 | val = high; |
| 1043 | val <<= 32; |
| 1044 | val |= low; |
| 1045 | return val; |
| 1046 | } |
| 1047 | |
aurel32 | f54b3f9 | 2008-04-12 20:14:54 +0000 | [diff] [blame] | 1048 | #elif defined(__hppa__) |
| 1049 | |
| 1050 | static inline int64_t cpu_get_real_ticks(void) |
| 1051 | { |
| 1052 | int val; |
| 1053 | asm volatile ("mfctl %%cr16, %0" : "=r"(val)); |
| 1054 | return val; |
| 1055 | } |
| 1056 | |
bellard | effedbc | 2006-07-13 23:00:40 +0000 | [diff] [blame] | 1057 | #elif defined(__ia64) |
| 1058 | |
| 1059 | static inline int64_t cpu_get_real_ticks(void) |
| 1060 | { |
| 1061 | int64_t val; |
| 1062 | asm volatile ("mov %0 = ar.itc" : "=r"(val) :: "memory"); |
| 1063 | return val; |
| 1064 | } |
| 1065 | |
| 1066 | #elif defined(__s390__) |
| 1067 | |
| 1068 | static inline int64_t cpu_get_real_ticks(void) |
| 1069 | { |
| 1070 | int64_t val; |
| 1071 | asm volatile("stck 0(%1)" : "=m" (val) : "a" (&val) : "cc"); |
| 1072 | return val; |
| 1073 | } |
| 1074 | |
blueswir1 | 3142255 | 2007-04-16 18:27:06 +0000 | [diff] [blame] | 1075 | #elif defined(__sparc_v8plus__) || defined(__sparc_v8plusa__) || defined(__sparc_v9__) |
bellard | effedbc | 2006-07-13 23:00:40 +0000 | [diff] [blame] | 1076 | |
| 1077 | static inline int64_t cpu_get_real_ticks (void) |
| 1078 | { |
| 1079 | #if defined(_LP64) |
| 1080 | uint64_t rval; |
| 1081 | asm volatile("rd %%tick,%0" : "=r"(rval)); |
| 1082 | return rval; |
| 1083 | #else |
| 1084 | union { |
| 1085 | uint64_t i64; |
| 1086 | struct { |
| 1087 | uint32_t high; |
| 1088 | uint32_t low; |
| 1089 | } i32; |
| 1090 | } rval; |
| 1091 | asm volatile("rd %%tick,%1; srlx %1,32,%0" |
| 1092 | : "=r"(rval.i32.high), "=r"(rval.i32.low)); |
| 1093 | return rval.i64; |
| 1094 | #endif |
| 1095 | } |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1096 | |
| 1097 | #elif defined(__mips__) |
| 1098 | |
| 1099 | static inline int64_t cpu_get_real_ticks(void) |
| 1100 | { |
| 1101 | #if __mips_isa_rev >= 2 |
| 1102 | uint32_t count; |
| 1103 | static uint32_t cyc_per_count = 0; |
| 1104 | |
| 1105 | if (!cyc_per_count) |
| 1106 | __asm__ __volatile__("rdhwr %0, $3" : "=r" (cyc_per_count)); |
| 1107 | |
| 1108 | __asm__ __volatile__("rdhwr %1, $2" : "=r" (count)); |
| 1109 | return (int64_t)(count * cyc_per_count); |
| 1110 | #else |
| 1111 | /* FIXME */ |
| 1112 | static int64_t ticks = 0; |
| 1113 | return ticks++; |
| 1114 | #endif |
| 1115 | } |
| 1116 | |
pbrook | 4615218 | 2006-07-30 19:16:29 +0000 | [diff] [blame] | 1117 | #else |
| 1118 | /* The host CPU doesn't have an easily accessible cycle counter. |
ths | 85028e4 | 2007-05-08 22:51:41 +0000 | [diff] [blame] | 1119 | Just return a monotonically increasing value. This will be |
| 1120 | totally wrong, but hopefully better than nothing. */ |
pbrook | 4615218 | 2006-07-30 19:16:29 +0000 | [diff] [blame] | 1121 | static inline int64_t cpu_get_real_ticks (void) |
| 1122 | { |
| 1123 | static int64_t ticks = 0; |
| 1124 | return ticks++; |
| 1125 | } |
bellard | effedbc | 2006-07-13 23:00:40 +0000 | [diff] [blame] | 1126 | #endif |
| 1127 | |
| 1128 | /* profiling */ |
| 1129 | #ifdef CONFIG_PROFILER |
| 1130 | static inline int64_t profile_getclock(void) |
| 1131 | { |
| 1132 | return cpu_get_real_ticks(); |
| 1133 | } |
| 1134 | |
bellard | 5f1ce94 | 2006-02-08 22:40:15 +0000 | [diff] [blame] | 1135 | extern int64_t kqemu_time, kqemu_time_start; |
| 1136 | extern int64_t qemu_time, qemu_time_start; |
| 1137 | extern int64_t tlb_flush_time; |
| 1138 | extern int64_t kqemu_exec_count; |
| 1139 | extern int64_t dev_time; |
| 1140 | extern int64_t kqemu_ret_int_count; |
| 1141 | extern int64_t kqemu_ret_excp_count; |
| 1142 | extern int64_t kqemu_ret_intr_count; |
bellard | 5f1ce94 | 2006-02-08 22:40:15 +0000 | [diff] [blame] | 1143 | #endif |
| 1144 | |
bellard | 5a9fdfe | 2003-06-15 20:02:25 +0000 | [diff] [blame] | 1145 | #endif /* CPU_ALL_H */ |