blob: 820b59eea6998a75c27e942654036fcbac7fed89 [file] [log] [blame]
bellardd4e81642003-05-25 16:46:15 +00001/*
2 * internal execution defines for qemu
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardd4e81642003-05-25 16:46:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellardd4e81642003-05-25 16:46:15 +000018 */
19
aliguori875cdcf2008-10-23 13:52:00 +000020#ifndef _EXEC_ALL_H_
21#define _EXEC_ALL_H_
blueswir17d99a002009-01-14 19:00:36 +000022
23#include "qemu-common.h"
24
bellardb346ff42003-06-15 20:05:50 +000025/* allow to see translation results - the slowdown should be negligible, so we leave it */
aurel32de9a95f2008-11-11 13:41:01 +000026#define DEBUG_DISAS
bellardb346ff42003-06-15 20:05:50 +000027
28/* is_jmp field values */
29#define DISAS_NEXT 0 /* next instruction can be analyzed */
30#define DISAS_JUMP 1 /* only pc was modified dynamically */
31#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
32#define DISAS_TB_JUMP 3 /* only pc was modified statically */
33
pbrook2e70f6e2008-06-29 01:03:05 +000034typedef struct TranslationBlock TranslationBlock;
bellardb346ff42003-06-15 20:05:50 +000035
36/* XXX: make safe guess about sizes */
Aurelien Jarnob689c622009-09-22 23:26:21 +020037#define MAX_OP_PER_INSTR 96
pbrook0115be32008-02-03 17:35:41 +000038/* A Call op needs up to 6 + 2N parameters (N = number of arguments). */
39#define MAX_OPC_PARAM 10
Aurelien Jarno6db73502009-09-22 23:31:04 +020040#define OPC_BUF_SIZE 640
bellardb346ff42003-06-15 20:05:50 +000041#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
42
pbrooka208e542008-03-31 17:07:36 +000043/* Maximum size a TCG op can expand to. This is complicated because a
Aurelien Jarno0cbfcd22009-10-22 02:36:27 +020044 single op may require several host instructions and register reloads.
45 For now take a wild guess at 192 bytes, which should allow at least
pbrooka208e542008-03-31 17:07:36 +000046 a couple of fixup instructions per argument. */
Aurelien Jarno0cbfcd22009-10-22 02:36:27 +020047#define TCG_MAX_OP_SIZE 192
pbrooka208e542008-03-31 17:07:36 +000048
pbrook0115be32008-02-03 17:35:41 +000049#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
bellardb346ff42003-06-15 20:05:50 +000050
bellardc27004e2005-01-03 23:35:10 +000051extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
52extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
bellard66e85a22003-06-24 13:28:12 +000053extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000054extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
pbrook2e70f6e2008-06-29 01:03:05 +000055extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
bellardc3278b72005-03-20 12:43:29 +000056extern target_ulong gen_opc_jump_pc[2];
bellard30d6cb82005-12-05 19:56:07 +000057extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000058
blueswir179383c92008-08-30 09:51:20 +000059#include "qemu-log.h"
bellardb346ff42003-06-15 20:05:50 +000060
ths2cfc5f12008-07-18 18:01:29 +000061void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
62void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
aurel32d2856f12008-04-28 00:32:32 +000063void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
64 unsigned long searched_pc, int pc_pos, void *puc);
65
blueswir1d07bde82007-12-11 19:35:45 +000066unsigned long code_gen_max_block_size(void);
bellard57fec1f2008-02-01 10:50:11 +000067void cpu_gen_init(void);
bellard4c3a88a2003-07-26 12:06:08 +000068int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
blueswir1d07bde82007-12-11 19:35:45 +000069 int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000070int cpu_restore_state(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000071 CPUState *env, unsigned long searched_pc,
72 void *puc);
ths5fafdf22007-09-16 21:08:06 +000073int cpu_restore_state_copy(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000074 CPUState *env, unsigned long searched_pc,
75 void *puc);
bellard2e126692004-04-25 21:28:44 +000076void cpu_resume_from_signal(CPUState *env1, void *puc);
pbrook2e70f6e2008-06-29 01:03:05 +000077void cpu_io_recompile(CPUState *env, void *retaddr);
78TranslationBlock *tb_gen_code(CPUState *env,
79 target_ulong pc, target_ulong cs_base, int flags,
80 int cflags);
bellard6a00d602005-11-21 23:25:50 +000081void cpu_exec_init(CPUState *env);
malca5e50b22009-02-01 22:19:27 +000082void QEMU_NORETURN cpu_loop_exit(void);
pbrook53a59602006-03-25 19:31:22 +000083int page_unprotect(target_ulong address, unsigned long pc, void *puc);
Anthony Liguoric227f092009-10-01 16:12:16 -050084void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellard2e126692004-04-25 21:28:44 +000085 int is_cpu_write_access);
bellard4390df52004-01-04 18:03:10 +000086void tb_invalidate_page_range(target_ulong start, target_ulong end);
bellard2e126692004-04-25 21:28:44 +000087void tlb_flush_page(CPUState *env, target_ulong addr);
bellardee8b7022004-02-03 23:35:10 +000088void tlb_flush(CPUState *env, int flush_global);
ths5fafdf22007-09-16 21:08:06 +000089int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
Anthony Liguoric227f092009-10-01 16:12:16 -050090 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000091 int mmu_idx, int is_softmmu);
blueswir14d7a0882008-05-10 10:14:22 +000092static inline int tlb_set_page(CPUState *env1, target_ulong vaddr,
Anthony Liguoric227f092009-10-01 16:12:16 -050093 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000094 int mmu_idx, int is_softmmu)
bellard84b7b8e2005-11-28 21:19:04 +000095{
96 if (prot & PAGE_READ)
97 prot |= PAGE_EXEC;
blueswir14d7a0882008-05-10 10:14:22 +000098 return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu);
bellard84b7b8e2005-11-28 21:19:04 +000099}
bellardd4e81642003-05-25 16:46:15 +0000100
bellardd4e81642003-05-25 16:46:15 +0000101#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
102
bellard4390df52004-01-04 18:03:10 +0000103#define CODE_GEN_PHYS_HASH_BITS 15
104#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
105
bellard26a5f132008-05-28 12:30:31 +0000106#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
bellardd4e81642003-05-25 16:46:15 +0000107
bellard4390df52004-01-04 18:03:10 +0000108/* estimated block size for TB allocation */
109/* XXX: use a per code average code fragment size and modulate it
110 according to the host CPU */
111#if defined(CONFIG_SOFTMMU)
112#define CODE_GEN_AVG_BLOCK_SIZE 128
113#else
114#define CODE_GEN_AVG_BLOCK_SIZE 64
115#endif
116
Filip Navaraa8cd70f2009-07-27 10:02:07 -0500117#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
bellardd4e81642003-05-25 16:46:15 +0000118#define USE_DIRECT_JUMP
119#endif
120
pbrook2e70f6e2008-06-29 01:03:05 +0000121struct TranslationBlock {
bellard2e126692004-04-25 21:28:44 +0000122 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
123 target_ulong cs_base; /* CS base for this block */
j_mayerc0686882007-09-20 22:47:42 +0000124 uint64_t flags; /* flags defining in which context the code was generated */
bellardd4e81642003-05-25 16:46:15 +0000125 uint16_t size; /* size of target code for this block (1 <=
126 size <= TARGET_PAGE_SIZE) */
bellard58fe2f12004-02-16 22:11:32 +0000127 uint16_t cflags; /* compile flags */
pbrook2e70f6e2008-06-29 01:03:05 +0000128#define CF_COUNT_MASK 0x7fff
129#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
bellard58fe2f12004-02-16 22:11:32 +0000130
bellardd4e81642003-05-25 16:46:15 +0000131 uint8_t *tc_ptr; /* pointer to the translated code */
bellard4390df52004-01-04 18:03:10 +0000132 /* next matching tb for physical address. */
ths5fafdf22007-09-16 21:08:06 +0000133 struct TranslationBlock *phys_hash_next;
bellard4390df52004-01-04 18:03:10 +0000134 /* first and second physical page containing code. The lower bit
135 of the pointer tells the index in page_next[] */
ths5fafdf22007-09-16 21:08:06 +0000136 struct TranslationBlock *page_next[2];
137 target_ulong page_addr[2];
bellard4390df52004-01-04 18:03:10 +0000138
bellardd4e81642003-05-25 16:46:15 +0000139 /* the following data are used to directly call another TB from
140 the code of this one. */
141 uint16_t tb_next_offset[2]; /* offset of original jump target */
142#ifdef USE_DIRECT_JUMP
bellard4cbb86e2003-09-17 22:53:29 +0000143 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
bellardd4e81642003-05-25 16:46:15 +0000144#else
bellard57fec1f2008-02-01 10:50:11 +0000145 unsigned long tb_next[2]; /* address of jump generated code */
bellardd4e81642003-05-25 16:46:15 +0000146#endif
147 /* list of TBs jumping to this one. This is a circular list using
148 the two least significant bits of the pointers to tell what is
149 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
150 jmp_first */
ths5fafdf22007-09-16 21:08:06 +0000151 struct TranslationBlock *jmp_next[2];
bellardd4e81642003-05-25 16:46:15 +0000152 struct TranslationBlock *jmp_first;
pbrook2e70f6e2008-06-29 01:03:05 +0000153 uint32_t icount;
154};
bellardd4e81642003-05-25 16:46:15 +0000155
pbrookb362e5e2006-11-12 20:40:55 +0000156static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
157{
158 target_ulong tmp;
159 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000160 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
pbrookb362e5e2006-11-12 20:40:55 +0000161}
162
bellard8a40a182005-11-20 10:35:40 +0000163static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
bellardd4e81642003-05-25 16:46:15 +0000164{
pbrookb362e5e2006-11-12 20:40:55 +0000165 target_ulong tmp;
166 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000167 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
168 | (tmp & TB_JMP_ADDR_MASK));
bellardd4e81642003-05-25 16:46:15 +0000169}
170
bellard4390df52004-01-04 18:03:10 +0000171static inline unsigned int tb_phys_hash_func(unsigned long pc)
172{
173 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
174}
175
bellardc27004e2005-01-03 23:35:10 +0000176TranslationBlock *tb_alloc(target_ulong pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000177void tb_free(TranslationBlock *tb);
bellard01243112004-01-04 15:48:17 +0000178void tb_flush(CPUState *env);
ths5fafdf22007-09-16 21:08:06 +0000179void tb_link_phys(TranslationBlock *tb,
bellard4390df52004-01-04 18:03:10 +0000180 target_ulong phys_pc, target_ulong phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000181void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr);
bellardd4e81642003-05-25 16:46:15 +0000182
bellard4390df52004-01-04 18:03:10 +0000183extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardd4e81642003-05-25 16:46:15 +0000184extern uint8_t *code_gen_ptr;
bellard26a5f132008-05-28 12:30:31 +0000185extern int code_gen_max_blocks;
bellardd4e81642003-05-25 16:46:15 +0000186
bellard4390df52004-01-04 18:03:10 +0000187#if defined(USE_DIRECT_JUMP)
188
malce58ffeb2009-01-14 18:39:49 +0000189#if defined(_ARCH_PPC)
malc810260a2008-07-23 19:17:46 +0000190extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
191#define tb_set_jmp_target1 ppc_tb_set_jmp_target
bellard57fec1f2008-02-01 10:50:11 +0000192#elif defined(__i386__) || defined(__x86_64__)
bellard4390df52004-01-04 18:03:10 +0000193static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
194{
195 /* patch the branch destination */
196 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
ths1235fc02008-06-03 19:51:57 +0000197 /* no need to flush icache explicitly */
bellard4390df52004-01-04 18:03:10 +0000198}
balrog811d4cf2008-05-19 23:59:38 +0000199#elif defined(__arm__)
200static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
201{
balrog3233f0d2008-12-01 02:02:37 +0000202#if QEMU_GNUC_PREREQ(4, 1)
203 void __clear_cache(char *beg, char *end);
204#else
balrog811d4cf2008-05-19 23:59:38 +0000205 register unsigned long _beg __asm ("a1");
206 register unsigned long _end __asm ("a2");
207 register unsigned long _flg __asm ("a3");
balrog3233f0d2008-12-01 02:02:37 +0000208#endif
balrog811d4cf2008-05-19 23:59:38 +0000209
210 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
Laurent Desnogues87b78ad2009-09-21 14:27:59 +0200211 *(uint32_t *)jmp_addr =
212 (*(uint32_t *)jmp_addr & ~0xffffff)
213 | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
balrog811d4cf2008-05-19 23:59:38 +0000214
balrog3233f0d2008-12-01 02:02:37 +0000215#if QEMU_GNUC_PREREQ(4, 1)
216 __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
217#else
balrog811d4cf2008-05-19 23:59:38 +0000218 /* flush icache */
219 _beg = jmp_addr;
220 _end = jmp_addr + 4;
221 _flg = 0;
222 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
balrog3233f0d2008-12-01 02:02:37 +0000223#endif
balrog811d4cf2008-05-19 23:59:38 +0000224}
bellard4390df52004-01-04 18:03:10 +0000225#endif
bellardd4e81642003-05-25 16:46:15 +0000226
ths5fafdf22007-09-16 21:08:06 +0000227static inline void tb_set_jmp_target(TranslationBlock *tb,
bellard4cbb86e2003-09-17 22:53:29 +0000228 int n, unsigned long addr)
229{
230 unsigned long offset;
231
232 offset = tb->tb_jmp_offset[n];
233 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
234 offset = tb->tb_jmp_offset[n + 2];
235 if (offset != 0xffff)
236 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
237}
238
bellardd4e81642003-05-25 16:46:15 +0000239#else
240
241/* set the jump target */
ths5fafdf22007-09-16 21:08:06 +0000242static inline void tb_set_jmp_target(TranslationBlock *tb,
bellardd4e81642003-05-25 16:46:15 +0000243 int n, unsigned long addr)
244{
bellard95f76522003-06-05 00:54:44 +0000245 tb->tb_next[n] = addr;
bellardd4e81642003-05-25 16:46:15 +0000246}
247
248#endif
249
ths5fafdf22007-09-16 21:08:06 +0000250static inline void tb_add_jump(TranslationBlock *tb, int n,
bellardd4e81642003-05-25 16:46:15 +0000251 TranslationBlock *tb_next)
252{
bellardcf256292003-05-25 19:20:31 +0000253 /* NOTE: this test is only needed for thread safety */
254 if (!tb->jmp_next[n]) {
255 /* patch the native jump address */
256 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
ths3b46e622007-09-17 08:09:54 +0000257
bellardcf256292003-05-25 19:20:31 +0000258 /* add in TB jmp circular list */
259 tb->jmp_next[n] = tb_next->jmp_first;
260 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
261 }
bellardd4e81642003-05-25 16:46:15 +0000262}
263
bellarda513fe12003-05-27 23:29:48 +0000264TranslationBlock *tb_find_pc(unsigned long pc_ptr);
265
bellard33417e72003-08-10 21:47:01 +0000266extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
267extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000268extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000269
pbrookd5975362008-06-07 20:50:51 +0000270#include "qemu-lock.h"
bellardd4e81642003-05-25 16:46:15 +0000271
Anthony Liguoric227f092009-10-01 16:12:16 -0500272extern spinlock_t tb_lock;
bellardd4e81642003-05-25 16:46:15 +0000273
bellard36bdbe52003-11-19 22:12:02 +0000274extern int tb_invalidated_flag;
bellard6e59c1d2003-10-27 21:24:54 +0000275
bellarde95c8d52004-09-30 22:22:08 +0000276#if !defined(CONFIG_USER_ONLY)
bellard6e59c1d2003-10-27 21:24:54 +0000277
j_mayer6ebbf392007-10-14 07:07:08 +0000278void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
bellard6e59c1d2003-10-27 21:24:54 +0000279 void *retaddr);
280
blueswir179383c92008-08-30 09:51:20 +0000281#include "softmmu_defs.h"
282
j_mayer6ebbf392007-10-14 07:07:08 +0000283#define ACCESS_TYPE (NB_MMU_MODES + 1)
bellard6e59c1d2003-10-27 21:24:54 +0000284#define MEMSUFFIX _code
285#define env cpu_single_env
286
287#define DATA_SIZE 1
288#include "softmmu_header.h"
289
290#define DATA_SIZE 2
291#include "softmmu_header.h"
292
293#define DATA_SIZE 4
294#include "softmmu_header.h"
295
bellardc27004e2005-01-03 23:35:10 +0000296#define DATA_SIZE 8
297#include "softmmu_header.h"
298
bellard6e59c1d2003-10-27 21:24:54 +0000299#undef ACCESS_TYPE
300#undef MEMSUFFIX
301#undef env
302
303#endif
bellard4390df52004-01-04 18:03:10 +0000304
305#if defined(CONFIG_USER_ONLY)
blueswir14d7a0882008-05-10 10:14:22 +0000306static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000307{
308 return addr;
309}
310#else
311/* NOTE: this function can trigger an exception */
bellard1ccde1c2004-02-06 19:46:14 +0000312/* NOTE2: the returned address is not exactly the physical address: it
313 is the offset relative to phys_ram_base */
blueswir14d7a0882008-05-10 10:14:22 +0000314static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000315{
blueswir14d7a0882008-05-10 10:14:22 +0000316 int mmu_idx, page_index, pd;
pbrook5579c7f2009-04-11 14:47:08 +0000317 void *p;
bellard4390df52004-01-04 18:03:10 +0000318
blueswir14d7a0882008-05-10 10:14:22 +0000319 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
320 mmu_idx = cpu_mmu_index(env1);
ths551bd272008-07-03 17:57:36 +0000321 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
322 (addr & TARGET_PAGE_MASK))) {
bellardc27004e2005-01-03 23:35:10 +0000323 ldub_code(addr);
324 }
blueswir14d7a0882008-05-10 10:14:22 +0000325 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
bellard2a4188a2006-06-25 21:54:59 +0000326 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
ths647de6c2007-10-20 19:45:44 +0000327#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
blueswir1e18231a2008-10-06 18:46:28 +0000328 do_unassigned_access(addr, 0, 1, 0, 4);
blueswir16c36d3f2007-05-17 19:30:10 +0000329#else
blueswir14d7a0882008-05-10 10:14:22 +0000330 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
blueswir16c36d3f2007-05-17 19:30:10 +0000331#endif
bellard4390df52004-01-04 18:03:10 +0000332 }
pbrook5579c7f2009-04-11 14:47:08 +0000333 p = (void *)(unsigned long)addr
334 + env1->tlb_table[mmu_idx][page_index].addend;
335 return qemu_ram_addr_from_host(p);
bellard4390df52004-01-04 18:03:10 +0000336}
pbrook2e70f6e2008-06-29 01:03:05 +0000337
thsbf20dc02008-06-30 17:22:19 +0000338/* Deterministic execution requires that IO only be performed on the last
pbrook2e70f6e2008-06-29 01:03:05 +0000339 instruction of a TB so that interrupts take effect immediately. */
340static inline int can_do_io(CPUState *env)
341{
342 if (!use_icount)
343 return 1;
344
345 /* If not executing code then assume we are ok. */
346 if (!env->current_tb)
347 return 1;
348
349 return env->can_do_io != 0;
350}
bellard4390df52004-01-04 18:03:10 +0000351#endif
bellard9df217a2005-02-10 22:05:51 +0000352
aliguoridde23672008-11-18 20:50:36 +0000353typedef void (CPUDebugExcpHandler)(CPUState *env);
354
355CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
aurel321b530a62009-04-05 20:08:59 +0000356
357/* vl.c */
358extern int singlestep;
359
aliguori875cdcf2008-10-23 13:52:00 +0000360#endif