bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 1 | /* |
| 2 | * i386 virtual CPU header |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
Blue Swirl | 8167ee8 | 2009-07-16 20:47:01 +0000 | [diff] [blame] | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 18 | */ |
| 19 | #ifndef CPU_I386_H |
| 20 | #define CPU_I386_H |
| 21 | |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 22 | #include "config.h" |
| 23 | |
| 24 | #ifdef TARGET_X86_64 |
| 25 | #define TARGET_LONG_BITS 64 |
| 26 | #else |
bellard | 3cf1e03 | 2004-01-24 15:19:09 +0000 | [diff] [blame] | 27 | #define TARGET_LONG_BITS 32 |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 28 | #endif |
bellard | 3cf1e03 | 2004-01-24 15:19:09 +0000 | [diff] [blame] | 29 | |
bellard | d720b93 | 2004-04-25 17:57:43 +0000 | [diff] [blame] | 30 | /* target supports implicit self modifying code */ |
| 31 | #define TARGET_HAS_SMC |
| 32 | /* support for self modifying code even if the modified instruction is |
| 33 | close to the modifying instruction */ |
| 34 | #define TARGET_HAS_PRECISE_SMC |
| 35 | |
bellard | 1fddef4 | 2005-04-17 19:16:13 +0000 | [diff] [blame] | 36 | #define TARGET_HAS_ICE 1 |
| 37 | |
ths | 9042c0e | 2006-12-23 14:18:40 +0000 | [diff] [blame] | 38 | #ifdef TARGET_X86_64 |
| 39 | #define ELF_MACHINE EM_X86_64 |
| 40 | #else |
| 41 | #define ELF_MACHINE EM_386 |
| 42 | #endif |
| 43 | |
pbrook | c276471 | 2009-03-07 15:24:59 +0000 | [diff] [blame] | 44 | #define CPUState struct CPUX86State |
| 45 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 46 | #include "cpu-defs.h" |
| 47 | |
bellard | 7a0e1f4 | 2005-03-13 17:01:47 +0000 | [diff] [blame] | 48 | #include "softfloat.h" |
| 49 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 50 | #define R_EAX 0 |
| 51 | #define R_ECX 1 |
| 52 | #define R_EDX 2 |
| 53 | #define R_EBX 3 |
| 54 | #define R_ESP 4 |
| 55 | #define R_EBP 5 |
| 56 | #define R_ESI 6 |
| 57 | #define R_EDI 7 |
| 58 | |
| 59 | #define R_AL 0 |
| 60 | #define R_CL 1 |
| 61 | #define R_DL 2 |
| 62 | #define R_BL 3 |
| 63 | #define R_AH 4 |
| 64 | #define R_CH 5 |
| 65 | #define R_DH 6 |
| 66 | #define R_BH 7 |
| 67 | |
| 68 | #define R_ES 0 |
| 69 | #define R_CS 1 |
| 70 | #define R_SS 2 |
| 71 | #define R_DS 3 |
| 72 | #define R_FS 4 |
| 73 | #define R_GS 5 |
| 74 | |
| 75 | /* segment descriptor fields */ |
| 76 | #define DESC_G_MASK (1 << 23) |
| 77 | #define DESC_B_SHIFT 22 |
| 78 | #define DESC_B_MASK (1 << DESC_B_SHIFT) |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 79 | #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ |
| 80 | #define DESC_L_MASK (1 << DESC_L_SHIFT) |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 81 | #define DESC_AVL_MASK (1 << 20) |
| 82 | #define DESC_P_MASK (1 << 15) |
| 83 | #define DESC_DPL_SHIFT 13 |
aliguori | a3867ed | 2009-04-18 15:36:11 +0000 | [diff] [blame] | 84 | #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 85 | #define DESC_S_MASK (1 << 12) |
| 86 | #define DESC_TYPE_SHIFT 8 |
aliguori | a3867ed | 2009-04-18 15:36:11 +0000 | [diff] [blame] | 87 | #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 88 | #define DESC_A_MASK (1 << 8) |
| 89 | |
bellard | e670b89 | 2003-11-12 23:23:42 +0000 | [diff] [blame] | 90 | #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ |
| 91 | #define DESC_C_MASK (1 << 10) /* code: conforming */ |
| 92 | #define DESC_R_MASK (1 << 9) /* code: readable */ |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 93 | |
bellard | e670b89 | 2003-11-12 23:23:42 +0000 | [diff] [blame] | 94 | #define DESC_E_MASK (1 << 10) /* data: expansion direction */ |
| 95 | #define DESC_W_MASK (1 << 9) /* data: writable */ |
| 96 | |
| 97 | #define DESC_TSS_BUSY_MASK (1 << 9) |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 98 | |
| 99 | /* eflags masks */ |
| 100 | #define CC_C 0x0001 |
| 101 | #define CC_P 0x0004 |
| 102 | #define CC_A 0x0010 |
| 103 | #define CC_Z 0x0040 |
| 104 | #define CC_S 0x0080 |
| 105 | #define CC_O 0x0800 |
| 106 | |
| 107 | #define TF_SHIFT 8 |
| 108 | #define IOPL_SHIFT 12 |
| 109 | #define VM_SHIFT 17 |
| 110 | |
| 111 | #define TF_MASK 0x00000100 |
| 112 | #define IF_MASK 0x00000200 |
| 113 | #define DF_MASK 0x00000400 |
| 114 | #define IOPL_MASK 0x00003000 |
| 115 | #define NT_MASK 0x00004000 |
| 116 | #define RF_MASK 0x00010000 |
| 117 | #define VM_MASK 0x00020000 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 118 | #define AC_MASK 0x00040000 |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 119 | #define VIF_MASK 0x00080000 |
| 120 | #define VIP_MASK 0x00100000 |
| 121 | #define ID_MASK 0x00200000 |
| 122 | |
ths | aa1f17c | 2007-07-11 22:48:58 +0000 | [diff] [blame] | 123 | /* hidden flags - used internally by qemu to represent additional cpu |
bellard | 33c263d | 2008-06-04 17:39:33 +0000 | [diff] [blame] | 124 | states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not |
| 125 | redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit |
| 126 | position to ease oring with eflags. */ |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 127 | /* current cpl */ |
| 128 | #define HF_CPL_SHIFT 0 |
| 129 | /* true if soft mmu is being used */ |
| 130 | #define HF_SOFTMMU_SHIFT 2 |
| 131 | /* true if hardware interrupts must be disabled for next instruction */ |
| 132 | #define HF_INHIBIT_IRQ_SHIFT 3 |
| 133 | /* 16 or 32 segments */ |
| 134 | #define HF_CS32_SHIFT 4 |
| 135 | #define HF_SS32_SHIFT 5 |
bellard | dc196a5 | 2004-06-13 13:26:14 +0000 | [diff] [blame] | 136 | /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 137 | #define HF_ADDSEG_SHIFT 6 |
bellard | 65262d5 | 2004-01-04 17:20:53 +0000 | [diff] [blame] | 138 | /* copy of CR0.PE (protected mode) */ |
| 139 | #define HF_PE_SHIFT 7 |
| 140 | #define HF_TF_SHIFT 8 /* must be same as eflags */ |
bellard | 7eee2a5 | 2004-02-25 23:17:58 +0000 | [diff] [blame] | 141 | #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ |
| 142 | #define HF_EM_SHIFT 10 |
| 143 | #define HF_TS_SHIFT 11 |
bellard | 65262d5 | 2004-01-04 17:20:53 +0000 | [diff] [blame] | 144 | #define HF_IOPL_SHIFT 12 /* must be same as eflags */ |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 145 | #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ |
| 146 | #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ |
Jan Kiszka | a239780 | 2009-05-10 22:30:53 +0200 | [diff] [blame] | 147 | #define HF_RF_SHIFT 16 /* must be same as eflags */ |
bellard | 65262d5 | 2004-01-04 17:20:53 +0000 | [diff] [blame] | 148 | #define HF_VM_SHIFT 17 /* must be same as eflags */ |
bellard | 3b21e03 | 2006-09-24 18:41:56 +0000 | [diff] [blame] | 149 | #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 150 | #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ |
| 151 | #define HF_SVMI_SHIFT 21 /* SVM intercepts are active */ |
Jan Kiszka | a239780 | 2009-05-10 22:30:53 +0200 | [diff] [blame] | 152 | #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 153 | |
| 154 | #define HF_CPL_MASK (3 << HF_CPL_SHIFT) |
| 155 | #define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT) |
| 156 | #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) |
| 157 | #define HF_CS32_MASK (1 << HF_CS32_SHIFT) |
| 158 | #define HF_SS32_MASK (1 << HF_SS32_SHIFT) |
| 159 | #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) |
bellard | 65262d5 | 2004-01-04 17:20:53 +0000 | [diff] [blame] | 160 | #define HF_PE_MASK (1 << HF_PE_SHIFT) |
bellard | 58fe2f1 | 2004-02-16 22:11:32 +0000 | [diff] [blame] | 161 | #define HF_TF_MASK (1 << HF_TF_SHIFT) |
bellard | 7eee2a5 | 2004-02-25 23:17:58 +0000 | [diff] [blame] | 162 | #define HF_MP_MASK (1 << HF_MP_SHIFT) |
| 163 | #define HF_EM_MASK (1 << HF_EM_SHIFT) |
| 164 | #define HF_TS_MASK (1 << HF_TS_SHIFT) |
aliguori | 0650f1a | 2008-11-05 15:28:47 +0000 | [diff] [blame] | 165 | #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 166 | #define HF_LMA_MASK (1 << HF_LMA_SHIFT) |
| 167 | #define HF_CS64_MASK (1 << HF_CS64_SHIFT) |
Jan Kiszka | a239780 | 2009-05-10 22:30:53 +0200 | [diff] [blame] | 168 | #define HF_RF_MASK (1 << HF_RF_SHIFT) |
aliguori | 0650f1a | 2008-11-05 15:28:47 +0000 | [diff] [blame] | 169 | #define HF_VM_MASK (1 << HF_VM_SHIFT) |
bellard | 3b21e03 | 2006-09-24 18:41:56 +0000 | [diff] [blame] | 170 | #define HF_SMM_MASK (1 << HF_SMM_SHIFT) |
bellard | 872929a | 2008-05-28 16:16:54 +0000 | [diff] [blame] | 171 | #define HF_SVME_MASK (1 << HF_SVME_SHIFT) |
| 172 | #define HF_SVMI_MASK (1 << HF_SVMI_SHIFT) |
Jan Kiszka | a239780 | 2009-05-10 22:30:53 +0200 | [diff] [blame] | 173 | #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 174 | |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 175 | /* hflags2 */ |
| 176 | |
| 177 | #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ |
| 178 | #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ |
| 179 | #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ |
| 180 | #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ |
| 181 | |
| 182 | #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) |
| 183 | #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) |
| 184 | #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) |
| 185 | #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) |
| 186 | |
aliguori | 0650f1a | 2008-11-05 15:28:47 +0000 | [diff] [blame] | 187 | #define CR0_PE_SHIFT 0 |
| 188 | #define CR0_MP_SHIFT 1 |
| 189 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 190 | #define CR0_PE_MASK (1 << 0) |
bellard | 7eee2a5 | 2004-02-25 23:17:58 +0000 | [diff] [blame] | 191 | #define CR0_MP_MASK (1 << 1) |
| 192 | #define CR0_EM_MASK (1 << 2) |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 193 | #define CR0_TS_MASK (1 << 3) |
bellard | 2ee73ac | 2004-05-08 21:08:41 +0000 | [diff] [blame] | 194 | #define CR0_ET_MASK (1 << 4) |
bellard | 7eee2a5 | 2004-02-25 23:17:58 +0000 | [diff] [blame] | 195 | #define CR0_NE_MASK (1 << 5) |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 196 | #define CR0_WP_MASK (1 << 16) |
| 197 | #define CR0_AM_MASK (1 << 18) |
| 198 | #define CR0_PG_MASK (1 << 31) |
| 199 | |
| 200 | #define CR4_VME_MASK (1 << 0) |
| 201 | #define CR4_PVI_MASK (1 << 1) |
| 202 | #define CR4_TSD_MASK (1 << 2) |
| 203 | #define CR4_DE_MASK (1 << 3) |
| 204 | #define CR4_PSE_MASK (1 << 4) |
bellard | 64a595f | 2004-02-03 23:27:13 +0000 | [diff] [blame] | 205 | #define CR4_PAE_MASK (1 << 5) |
Huang Ying | 79c4f6b | 2009-06-23 10:05:14 +0800 | [diff] [blame] | 206 | #define CR4_MCE_MASK (1 << 6) |
bellard | 64a595f | 2004-02-03 23:27:13 +0000 | [diff] [blame] | 207 | #define CR4_PGE_MASK (1 << 7) |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 208 | #define CR4_PCE_MASK (1 << 8) |
aliguori | 0650f1a | 2008-11-05 15:28:47 +0000 | [diff] [blame] | 209 | #define CR4_OSFXSR_SHIFT 9 |
| 210 | #define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT) |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 211 | #define CR4_OSXMMEXCPT_MASK (1 << 10) |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 212 | |
aliguori | 01df040 | 2008-11-18 21:08:15 +0000 | [diff] [blame] | 213 | #define DR6_BD (1 << 13) |
| 214 | #define DR6_BS (1 << 14) |
| 215 | #define DR6_BT (1 << 15) |
| 216 | #define DR6_FIXED_1 0xffff0ff0 |
| 217 | |
| 218 | #define DR7_GD (1 << 13) |
| 219 | #define DR7_TYPE_SHIFT 16 |
| 220 | #define DR7_LEN_SHIFT 18 |
| 221 | #define DR7_FIXED_1 0x00000400 |
| 222 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 223 | #define PG_PRESENT_BIT 0 |
| 224 | #define PG_RW_BIT 1 |
| 225 | #define PG_USER_BIT 2 |
| 226 | #define PG_PWT_BIT 3 |
| 227 | #define PG_PCD_BIT 4 |
| 228 | #define PG_ACCESSED_BIT 5 |
| 229 | #define PG_DIRTY_BIT 6 |
| 230 | #define PG_PSE_BIT 7 |
| 231 | #define PG_GLOBAL_BIT 8 |
bellard | 5cf3839 | 2005-11-28 21:02:43 +0000 | [diff] [blame] | 232 | #define PG_NX_BIT 63 |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 233 | |
| 234 | #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) |
| 235 | #define PG_RW_MASK (1 << PG_RW_BIT) |
| 236 | #define PG_USER_MASK (1 << PG_USER_BIT) |
| 237 | #define PG_PWT_MASK (1 << PG_PWT_BIT) |
| 238 | #define PG_PCD_MASK (1 << PG_PCD_BIT) |
| 239 | #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) |
| 240 | #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) |
| 241 | #define PG_PSE_MASK (1 << PG_PSE_BIT) |
| 242 | #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) |
bellard | 5cf3839 | 2005-11-28 21:02:43 +0000 | [diff] [blame] | 243 | #define PG_NX_MASK (1LL << PG_NX_BIT) |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 244 | |
| 245 | #define PG_ERROR_W_BIT 1 |
| 246 | |
| 247 | #define PG_ERROR_P_MASK 0x01 |
| 248 | #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) |
| 249 | #define PG_ERROR_U_MASK 0x04 |
| 250 | #define PG_ERROR_RSVD_MASK 0x08 |
bellard | 5cf3839 | 2005-11-28 21:02:43 +0000 | [diff] [blame] | 251 | #define PG_ERROR_I_D_MASK 0x10 |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 252 | |
Huang Ying | 79c4f6b | 2009-06-23 10:05:14 +0800 | [diff] [blame] | 253 | #define MCG_CTL_P (1UL<<8) /* MCG_CAP register available */ |
| 254 | |
| 255 | #define MCE_CAP_DEF MCG_CTL_P |
| 256 | #define MCE_BANKS_DEF 10 |
| 257 | |
Anthony Liguori | e6a0575 | 2009-07-10 13:39:34 -0500 | [diff] [blame] | 258 | #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ |
Huang Ying | 79c4f6b | 2009-06-23 10:05:14 +0800 | [diff] [blame] | 259 | |
Anthony Liguori | e6a0575 | 2009-07-10 13:39:34 -0500 | [diff] [blame] | 260 | #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ |
| 261 | #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ |
| 262 | #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ |
Huang Ying | 79c4f6b | 2009-06-23 10:05:14 +0800 | [diff] [blame] | 263 | |
aliguori | 0650f1a | 2008-11-05 15:28:47 +0000 | [diff] [blame] | 264 | #define MSR_IA32_TSC 0x10 |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 265 | #define MSR_IA32_APICBASE 0x1b |
| 266 | #define MSR_IA32_APICBASE_BSP (1<<8) |
| 267 | #define MSR_IA32_APICBASE_ENABLE (1<<11) |
| 268 | #define MSR_IA32_APICBASE_BASE (0xfffff<<12) |
| 269 | |
aliguori | dd5e3b1 | 2009-01-29 17:02:17 +0000 | [diff] [blame] | 270 | #define MSR_MTRRcap 0xfe |
| 271 | #define MSR_MTRRcap_VCNT 8 |
| 272 | #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) |
| 273 | #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) |
| 274 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 275 | #define MSR_IA32_SYSENTER_CS 0x174 |
| 276 | #define MSR_IA32_SYSENTER_ESP 0x175 |
| 277 | #define MSR_IA32_SYSENTER_EIP 0x176 |
| 278 | |
bellard | 8f091a5 | 2005-07-23 17:41:26 +0000 | [diff] [blame] | 279 | #define MSR_MCG_CAP 0x179 |
| 280 | #define MSR_MCG_STATUS 0x17a |
| 281 | #define MSR_MCG_CTL 0x17b |
| 282 | |
balrog | e737b32 | 2008-09-25 18:11:30 +0000 | [diff] [blame] | 283 | #define MSR_IA32_PERF_STATUS 0x198 |
| 284 | |
aliguori | 165d9b8 | 2009-01-26 17:53:04 +0000 | [diff] [blame] | 285 | #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) |
| 286 | #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) |
| 287 | |
| 288 | #define MSR_MTRRfix64K_00000 0x250 |
| 289 | #define MSR_MTRRfix16K_80000 0x258 |
| 290 | #define MSR_MTRRfix16K_A0000 0x259 |
| 291 | #define MSR_MTRRfix4K_C0000 0x268 |
| 292 | #define MSR_MTRRfix4K_C8000 0x269 |
| 293 | #define MSR_MTRRfix4K_D0000 0x26a |
| 294 | #define MSR_MTRRfix4K_D8000 0x26b |
| 295 | #define MSR_MTRRfix4K_E0000 0x26c |
| 296 | #define MSR_MTRRfix4K_E8000 0x26d |
| 297 | #define MSR_MTRRfix4K_F0000 0x26e |
| 298 | #define MSR_MTRRfix4K_F8000 0x26f |
| 299 | |
bellard | 8f091a5 | 2005-07-23 17:41:26 +0000 | [diff] [blame] | 300 | #define MSR_PAT 0x277 |
| 301 | |
aliguori | 165d9b8 | 2009-01-26 17:53:04 +0000 | [diff] [blame] | 302 | #define MSR_MTRRdefType 0x2ff |
| 303 | |
Huang Ying | 79c4f6b | 2009-06-23 10:05:14 +0800 | [diff] [blame] | 304 | #define MSR_MC0_CTL 0x400 |
| 305 | #define MSR_MC0_STATUS 0x401 |
| 306 | #define MSR_MC0_ADDR 0x402 |
| 307 | #define MSR_MC0_MISC 0x403 |
| 308 | |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 309 | #define MSR_EFER 0xc0000080 |
| 310 | |
| 311 | #define MSR_EFER_SCE (1 << 0) |
| 312 | #define MSR_EFER_LME (1 << 8) |
| 313 | #define MSR_EFER_LMA (1 << 10) |
| 314 | #define MSR_EFER_NXE (1 << 11) |
bellard | 872929a | 2008-05-28 16:16:54 +0000 | [diff] [blame] | 315 | #define MSR_EFER_SVME (1 << 12) |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 316 | #define MSR_EFER_FFXSR (1 << 14) |
| 317 | |
| 318 | #define MSR_STAR 0xc0000081 |
| 319 | #define MSR_LSTAR 0xc0000082 |
| 320 | #define MSR_CSTAR 0xc0000083 |
| 321 | #define MSR_FMASK 0xc0000084 |
| 322 | #define MSR_FSBASE 0xc0000100 |
| 323 | #define MSR_GSBASE 0xc0000101 |
| 324 | #define MSR_KERNELGSBASE 0xc0000102 |
Andre Przywara | 1b05007 | 2009-09-19 00:30:49 +0200 | [diff] [blame] | 325 | #define MSR_TSC_AUX 0xc0000103 |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 326 | |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 327 | #define MSR_VM_HSAVE_PA 0xc0010117 |
| 328 | |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 329 | /* cpuid_features bits */ |
| 330 | #define CPUID_FP87 (1 << 0) |
| 331 | #define CPUID_VME (1 << 1) |
| 332 | #define CPUID_DE (1 << 2) |
| 333 | #define CPUID_PSE (1 << 3) |
| 334 | #define CPUID_TSC (1 << 4) |
| 335 | #define CPUID_MSR (1 << 5) |
| 336 | #define CPUID_PAE (1 << 6) |
| 337 | #define CPUID_MCE (1 << 7) |
| 338 | #define CPUID_CX8 (1 << 8) |
| 339 | #define CPUID_APIC (1 << 9) |
| 340 | #define CPUID_SEP (1 << 11) /* sysenter/sysexit */ |
| 341 | #define CPUID_MTRR (1 << 12) |
| 342 | #define CPUID_PGE (1 << 13) |
| 343 | #define CPUID_MCA (1 << 14) |
| 344 | #define CPUID_CMOV (1 << 15) |
bellard | 8f091a5 | 2005-07-23 17:41:26 +0000 | [diff] [blame] | 345 | #define CPUID_PAT (1 << 16) |
bellard | 8988ae8 | 2006-09-27 19:54:02 +0000 | [diff] [blame] | 346 | #define CPUID_PSE36 (1 << 17) |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 347 | #define CPUID_PN (1 << 18) |
bellard | 8f091a5 | 2005-07-23 17:41:26 +0000 | [diff] [blame] | 348 | #define CPUID_CLFLUSH (1 << 19) |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 349 | #define CPUID_DTS (1 << 21) |
| 350 | #define CPUID_ACPI (1 << 22) |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 351 | #define CPUID_MMX (1 << 23) |
| 352 | #define CPUID_FXSR (1 << 24) |
| 353 | #define CPUID_SSE (1 << 25) |
| 354 | #define CPUID_SSE2 (1 << 26) |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 355 | #define CPUID_SS (1 << 27) |
| 356 | #define CPUID_HT (1 << 28) |
| 357 | #define CPUID_TM (1 << 29) |
| 358 | #define CPUID_IA64 (1 << 30) |
| 359 | #define CPUID_PBE (1 << 31) |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 360 | |
bellard | 465e983 | 2006-04-23 21:54:01 +0000 | [diff] [blame] | 361 | #define CPUID_EXT_SSE3 (1 << 0) |
pbrook | 558fa83 | 2008-09-29 13:55:36 +0000 | [diff] [blame] | 362 | #define CPUID_EXT_DTES64 (1 << 2) |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 363 | #define CPUID_EXT_MONITOR (1 << 3) |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 364 | #define CPUID_EXT_DSCPL (1 << 4) |
| 365 | #define CPUID_EXT_VMX (1 << 5) |
| 366 | #define CPUID_EXT_SMX (1 << 6) |
| 367 | #define CPUID_EXT_EST (1 << 7) |
| 368 | #define CPUID_EXT_TM2 (1 << 8) |
| 369 | #define CPUID_EXT_SSSE3 (1 << 9) |
| 370 | #define CPUID_EXT_CID (1 << 10) |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 371 | #define CPUID_EXT_CX16 (1 << 13) |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 372 | #define CPUID_EXT_XTPR (1 << 14) |
pbrook | 558fa83 | 2008-09-29 13:55:36 +0000 | [diff] [blame] | 373 | #define CPUID_EXT_PDCM (1 << 15) |
| 374 | #define CPUID_EXT_DCA (1 << 18) |
| 375 | #define CPUID_EXT_SSE41 (1 << 19) |
| 376 | #define CPUID_EXT_SSE42 (1 << 20) |
| 377 | #define CPUID_EXT_X2APIC (1 << 21) |
| 378 | #define CPUID_EXT_MOVBE (1 << 22) |
| 379 | #define CPUID_EXT_POPCNT (1 << 23) |
| 380 | #define CPUID_EXT_XSAVE (1 << 26) |
| 381 | #define CPUID_EXT_OSXSAVE (1 << 27) |
Andre Przywara | 6c0d7ee | 2009-06-25 00:08:04 +0200 | [diff] [blame] | 382 | #define CPUID_EXT_HYPERVISOR (1 << 31) |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 383 | |
| 384 | #define CPUID_EXT2_SYSCALL (1 << 11) |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 385 | #define CPUID_EXT2_MP (1 << 19) |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 386 | #define CPUID_EXT2_NX (1 << 20) |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 387 | #define CPUID_EXT2_MMXEXT (1 << 22) |
bellard | 8d9bfc2 | 2005-04-23 17:46:55 +0000 | [diff] [blame] | 388 | #define CPUID_EXT2_FFXSR (1 << 25) |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 389 | #define CPUID_EXT2_PDPE1GB (1 << 26) |
| 390 | #define CPUID_EXT2_RDTSCP (1 << 27) |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 391 | #define CPUID_EXT2_LM (1 << 29) |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 392 | #define CPUID_EXT2_3DNOWEXT (1 << 30) |
| 393 | #define CPUID_EXT2_3DNOW (1 << 31) |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 394 | |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 395 | #define CPUID_EXT3_LAHF_LM (1 << 0) |
| 396 | #define CPUID_EXT3_CMP_LEG (1 << 1) |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 397 | #define CPUID_EXT3_SVM (1 << 2) |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 398 | #define CPUID_EXT3_EXTAPIC (1 << 3) |
| 399 | #define CPUID_EXT3_CR8LEG (1 << 4) |
| 400 | #define CPUID_EXT3_ABM (1 << 5) |
| 401 | #define CPUID_EXT3_SSE4A (1 << 6) |
| 402 | #define CPUID_EXT3_MISALIGNSSE (1 << 7) |
| 403 | #define CPUID_EXT3_3DNOWPREFETCH (1 << 8) |
| 404 | #define CPUID_EXT3_OSVW (1 << 9) |
| 405 | #define CPUID_EXT3_IBS (1 << 10) |
bellard | 872929a | 2008-05-28 16:16:54 +0000 | [diff] [blame] | 406 | #define CPUID_EXT3_SKINIT (1 << 12) |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 407 | |
balrog | c5096da | 2008-09-25 18:08:05 +0000 | [diff] [blame] | 408 | #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ |
| 409 | #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ |
| 410 | #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ |
| 411 | |
| 412 | #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ |
| 413 | #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ |
| 414 | #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ |
| 415 | |
balrog | e737b32 | 2008-09-25 18:11:30 +0000 | [diff] [blame] | 416 | #define CPUID_MWAIT_IBE (1 << 1) /* Interrupts can exit capability */ |
balrog | a876e28 | 2008-09-26 21:03:37 +0000 | [diff] [blame] | 417 | #define CPUID_MWAIT_EMX (1 << 0) /* enumeration supported */ |
balrog | e737b32 | 2008-09-25 18:11:30 +0000 | [diff] [blame] | 418 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 419 | #define EXCP00_DIVZ 0 |
aliguori | 01df040 | 2008-11-18 21:08:15 +0000 | [diff] [blame] | 420 | #define EXCP01_DB 1 |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 421 | #define EXCP02_NMI 2 |
| 422 | #define EXCP03_INT3 3 |
| 423 | #define EXCP04_INTO 4 |
| 424 | #define EXCP05_BOUND 5 |
| 425 | #define EXCP06_ILLOP 6 |
| 426 | #define EXCP07_PREX 7 |
| 427 | #define EXCP08_DBLE 8 |
| 428 | #define EXCP09_XERR 9 |
| 429 | #define EXCP0A_TSS 10 |
| 430 | #define EXCP0B_NOSEG 11 |
| 431 | #define EXCP0C_STACK 12 |
| 432 | #define EXCP0D_GPF 13 |
| 433 | #define EXCP0E_PAGE 14 |
| 434 | #define EXCP10_COPR 16 |
| 435 | #define EXCP11_ALGN 17 |
| 436 | #define EXCP12_MCHK 18 |
| 437 | |
bellard | d2fd1af | 2007-11-14 18:08:56 +0000 | [diff] [blame] | 438 | #define EXCP_SYSCALL 0x100 /* only happens in user only emulation |
| 439 | for syscall instruction */ |
| 440 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 441 | enum { |
| 442 | CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ |
ths | 1235fc0 | 2008-06-03 19:51:57 +0000 | [diff] [blame] | 443 | CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */ |
bellard | d36cd60 | 2003-12-02 22:01:31 +0000 | [diff] [blame] | 444 | |
| 445 | CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */ |
| 446 | CC_OP_MULW, |
| 447 | CC_OP_MULL, |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 448 | CC_OP_MULQ, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 449 | |
| 450 | CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ |
| 451 | CC_OP_ADDW, |
| 452 | CC_OP_ADDL, |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 453 | CC_OP_ADDQ, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 454 | |
| 455 | CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ |
| 456 | CC_OP_ADCW, |
| 457 | CC_OP_ADCL, |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 458 | CC_OP_ADCQ, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 459 | |
| 460 | CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ |
| 461 | CC_OP_SUBW, |
| 462 | CC_OP_SUBL, |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 463 | CC_OP_SUBQ, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 464 | |
| 465 | CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ |
| 466 | CC_OP_SBBW, |
| 467 | CC_OP_SBBL, |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 468 | CC_OP_SBBQ, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 469 | |
| 470 | CC_OP_LOGICB, /* modify all flags, CC_DST = res */ |
| 471 | CC_OP_LOGICW, |
| 472 | CC_OP_LOGICL, |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 473 | CC_OP_LOGICQ, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 474 | |
| 475 | CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ |
| 476 | CC_OP_INCW, |
| 477 | CC_OP_INCL, |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 478 | CC_OP_INCQ, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 479 | |
| 480 | CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ |
| 481 | CC_OP_DECW, |
| 482 | CC_OP_DECL, |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 483 | CC_OP_DECQ, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 484 | |
bellard | 6b65279 | 2004-07-12 20:33:47 +0000 | [diff] [blame] | 485 | CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 486 | CC_OP_SHLW, |
| 487 | CC_OP_SHLL, |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 488 | CC_OP_SHLQ, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 489 | |
| 490 | CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ |
| 491 | CC_OP_SARW, |
| 492 | CC_OP_SARL, |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 493 | CC_OP_SARQ, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 494 | |
| 495 | CC_OP_NB, |
| 496 | }; |
| 497 | |
bellard | 7a0e1f4 | 2005-03-13 17:01:47 +0000 | [diff] [blame] | 498 | #ifdef FLOATX80 |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 499 | #define USE_X86LDOUBLE |
| 500 | #endif |
| 501 | |
| 502 | #ifdef USE_X86LDOUBLE |
bellard | 7a0e1f4 | 2005-03-13 17:01:47 +0000 | [diff] [blame] | 503 | typedef floatx80 CPU86_LDouble; |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 504 | #else |
bellard | 7a0e1f4 | 2005-03-13 17:01:47 +0000 | [diff] [blame] | 505 | typedef float64 CPU86_LDouble; |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 506 | #endif |
| 507 | |
| 508 | typedef struct SegmentCache { |
| 509 | uint32_t selector; |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 510 | target_ulong base; |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 511 | uint32_t limit; |
| 512 | uint32_t flags; |
| 513 | } SegmentCache; |
| 514 | |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 515 | typedef union { |
bellard | 664e0f1 | 2005-01-08 18:58:29 +0000 | [diff] [blame] | 516 | uint8_t _b[16]; |
| 517 | uint16_t _w[8]; |
| 518 | uint32_t _l[4]; |
| 519 | uint64_t _q[2]; |
bellard | 7a0e1f4 | 2005-03-13 17:01:47 +0000 | [diff] [blame] | 520 | float32 _s[4]; |
| 521 | float64 _d[2]; |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 522 | } XMMReg; |
| 523 | |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 524 | typedef union { |
| 525 | uint8_t _b[8]; |
aurel32 | a35f3ec | 2008-04-08 19:51:29 +0000 | [diff] [blame] | 526 | uint16_t _w[4]; |
| 527 | uint32_t _l[2]; |
| 528 | float32 _s[2]; |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 529 | uint64_t q; |
| 530 | } MMXReg; |
| 531 | |
Juan Quintela | e2542fe | 2009-07-27 16:13:06 +0200 | [diff] [blame] | 532 | #ifdef HOST_WORDS_BIGENDIAN |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 533 | #define XMM_B(n) _b[15 - (n)] |
| 534 | #define XMM_W(n) _w[7 - (n)] |
| 535 | #define XMM_L(n) _l[3 - (n)] |
bellard | 664e0f1 | 2005-01-08 18:58:29 +0000 | [diff] [blame] | 536 | #define XMM_S(n) _s[3 - (n)] |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 537 | #define XMM_Q(n) _q[1 - (n)] |
bellard | 664e0f1 | 2005-01-08 18:58:29 +0000 | [diff] [blame] | 538 | #define XMM_D(n) _d[1 - (n)] |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 539 | |
| 540 | #define MMX_B(n) _b[7 - (n)] |
| 541 | #define MMX_W(n) _w[3 - (n)] |
| 542 | #define MMX_L(n) _l[1 - (n)] |
aurel32 | a35f3ec | 2008-04-08 19:51:29 +0000 | [diff] [blame] | 543 | #define MMX_S(n) _s[1 - (n)] |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 544 | #else |
| 545 | #define XMM_B(n) _b[n] |
| 546 | #define XMM_W(n) _w[n] |
| 547 | #define XMM_L(n) _l[n] |
bellard | 664e0f1 | 2005-01-08 18:58:29 +0000 | [diff] [blame] | 548 | #define XMM_S(n) _s[n] |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 549 | #define XMM_Q(n) _q[n] |
bellard | 664e0f1 | 2005-01-08 18:58:29 +0000 | [diff] [blame] | 550 | #define XMM_D(n) _d[n] |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 551 | |
| 552 | #define MMX_B(n) _b[n] |
| 553 | #define MMX_W(n) _w[n] |
| 554 | #define MMX_L(n) _l[n] |
aurel32 | a35f3ec | 2008-04-08 19:51:29 +0000 | [diff] [blame] | 555 | #define MMX_S(n) _s[n] |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 556 | #endif |
bellard | 664e0f1 | 2005-01-08 18:58:29 +0000 | [diff] [blame] | 557 | #define MMX_Q(n) q |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 558 | |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 559 | #ifdef TARGET_X86_64 |
| 560 | #define CPU_NB_REGS 16 |
| 561 | #else |
| 562 | #define CPU_NB_REGS 8 |
| 563 | #endif |
| 564 | |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 565 | #define NB_MMU_MODES 2 |
| 566 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 567 | typedef struct CPUX86State { |
| 568 | /* standard registers */ |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 569 | target_ulong regs[CPU_NB_REGS]; |
| 570 | target_ulong eip; |
| 571 | target_ulong eflags; /* eflags register. During CPU emulation, CC |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 572 | flags and DF are set to zero because they are |
| 573 | stored elsewhere */ |
| 574 | |
| 575 | /* emulator internal eflags handling */ |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 576 | target_ulong cc_src; |
| 577 | target_ulong cc_dst; |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 578 | uint32_t cc_op; |
| 579 | int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 580 | uint32_t hflags; /* TB flags, see HF_xxx constants. These flags |
| 581 | are known at translation time. */ |
| 582 | uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 583 | |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 584 | /* segments */ |
| 585 | SegmentCache segs[6]; /* selector values */ |
| 586 | SegmentCache ldt; |
| 587 | SegmentCache tr; |
| 588 | SegmentCache gdt; /* only base and limit are used */ |
| 589 | SegmentCache idt; /* only base and limit are used */ |
| 590 | |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 591 | target_ulong cr[5]; /* NOTE: cr1 is unused */ |
Juan Quintela | 5ee0ffa | 2009-09-29 22:48:49 +0200 | [diff] [blame] | 592 | int32_t a20_mask; |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 593 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 594 | /* FPU state */ |
| 595 | unsigned int fpstt; /* top of stack index */ |
| 596 | unsigned int fpus; |
Juan Quintela | eb83162 | 2009-09-29 22:48:50 +0200 | [diff] [blame^] | 597 | uint16_t fpuc; |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 598 | uint8_t fptags[8]; /* 0 = valid, 1 = empty */ |
bellard | 664e0f1 | 2005-01-08 18:58:29 +0000 | [diff] [blame] | 599 | union { |
| 600 | #ifdef USE_X86LDOUBLE |
| 601 | CPU86_LDouble d __attribute__((aligned(16))); |
| 602 | #else |
| 603 | CPU86_LDouble d; |
| 604 | #endif |
| 605 | MMXReg mmx; |
| 606 | } fpregs[8]; |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 607 | |
| 608 | /* emulator internal variables */ |
bellard | 7a0e1f4 | 2005-03-13 17:01:47 +0000 | [diff] [blame] | 609 | float_status fp_status; |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 610 | CPU86_LDouble ft0; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 611 | |
aurel32 | a35f3ec | 2008-04-08 19:51:29 +0000 | [diff] [blame] | 612 | float_status mmx_status; /* for 3DNow! float ops */ |
bellard | 7a0e1f4 | 2005-03-13 17:01:47 +0000 | [diff] [blame] | 613 | float_status sse_status; |
bellard | 664e0f1 | 2005-01-08 18:58:29 +0000 | [diff] [blame] | 614 | uint32_t mxcsr; |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 615 | XMMReg xmm_regs[CPU_NB_REGS]; |
| 616 | XMMReg xmm_t0; |
bellard | 664e0f1 | 2005-01-08 18:58:29 +0000 | [diff] [blame] | 617 | MMXReg mmx_t0; |
bellard | 1e4840b | 2008-05-25 17:26:41 +0000 | [diff] [blame] | 618 | target_ulong cc_tmp; /* temporary for rcr/rcl */ |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 619 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 620 | /* sysenter registers */ |
| 621 | uint32_t sysenter_cs; |
balrog | 2436b61 | 2008-09-25 18:16:18 +0000 | [diff] [blame] | 622 | target_ulong sysenter_esp; |
| 623 | target_ulong sysenter_eip; |
bellard | 8d9bfc2 | 2005-04-23 17:46:55 +0000 | [diff] [blame] | 624 | uint64_t efer; |
| 625 | uint64_t star; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 626 | |
bellard | 5cc1d1e | 2008-06-04 18:29:25 +0000 | [diff] [blame] | 627 | uint64_t vm_hsave; |
| 628 | uint64_t vm_vmcb; |
bellard | 33c263d | 2008-06-04 17:39:33 +0000 | [diff] [blame] | 629 | uint64_t tsc_offset; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 630 | uint64_t intercept; |
| 631 | uint16_t intercept_cr_read; |
| 632 | uint16_t intercept_cr_write; |
| 633 | uint16_t intercept_dr_read; |
| 634 | uint16_t intercept_dr_write; |
| 635 | uint32_t intercept_exceptions; |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 636 | uint8_t v_tpr; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 637 | |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 638 | #ifdef TARGET_X86_64 |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 639 | target_ulong lstar; |
| 640 | target_ulong cstar; |
| 641 | target_ulong fmask; |
| 642 | target_ulong kernelgsbase; |
| 643 | #endif |
bellard | 58fe2f1 | 2004-02-16 22:11:32 +0000 | [diff] [blame] | 644 | |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 645 | uint64_t tsc; |
| 646 | |
bellard | 8f091a5 | 2005-07-23 17:41:26 +0000 | [diff] [blame] | 647 | uint64_t pat; |
| 648 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 649 | /* exception/interrupt handling */ |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 650 | int error_code; |
| 651 | int exception_is_int; |
bellard | 826461b | 2005-01-06 20:44:11 +0000 | [diff] [blame] | 652 | target_ulong exception_next_eip; |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 653 | target_ulong dr[8]; /* debug registers */ |
aliguori | 01df040 | 2008-11-18 21:08:15 +0000 | [diff] [blame] | 654 | union { |
| 655 | CPUBreakpoint *cpu_breakpoint[4]; |
| 656 | CPUWatchpoint *cpu_watchpoint[4]; |
| 657 | }; /* break/watchpoints for dr[0..3] */ |
bellard | 3b21e03 | 2006-09-24 18:41:56 +0000 | [diff] [blame] | 658 | uint32_t smbase; |
ths | 678dde1 | 2007-03-31 20:28:52 +0000 | [diff] [blame] | 659 | int old_exception; /* exception in flight */ |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 660 | |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 661 | CPU_COMMON |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 662 | |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 663 | /* processor features (e.g. for CPUID insn) */ |
bellard | 8d9bfc2 | 2005-04-23 17:46:55 +0000 | [diff] [blame] | 664 | uint32_t cpuid_level; |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 665 | uint32_t cpuid_vendor1; |
| 666 | uint32_t cpuid_vendor2; |
| 667 | uint32_t cpuid_vendor3; |
| 668 | uint32_t cpuid_version; |
| 669 | uint32_t cpuid_features; |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 670 | uint32_t cpuid_ext_features; |
bellard | 8d9bfc2 | 2005-04-23 17:46:55 +0000 | [diff] [blame] | 671 | uint32_t cpuid_xlevel; |
| 672 | uint32_t cpuid_model[12]; |
| 673 | uint32_t cpuid_ext2_features; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 674 | uint32_t cpuid_ext3_features; |
ths | eae7629 | 2007-04-03 16:38:34 +0000 | [diff] [blame] | 675 | uint32_t cpuid_apic_id; |
Andre Przywara | ef76813 | 2009-06-06 01:03:29 +0200 | [diff] [blame] | 676 | int cpuid_vendor_override; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 677 | |
aliguori | 165d9b8 | 2009-01-26 17:53:04 +0000 | [diff] [blame] | 678 | /* MTRRs */ |
| 679 | uint64_t mtrr_fixed[11]; |
| 680 | uint64_t mtrr_deftype; |
| 681 | struct { |
| 682 | uint64_t base; |
| 683 | uint64_t mask; |
| 684 | } mtrr_var[8]; |
| 685 | |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 686 | /* For KVM */ |
| 687 | uint64_t interrupt_bitmap[256 / 64]; |
Jan Kiszka | f8d926e | 2009-05-02 02:18:38 +0200 | [diff] [blame] | 688 | uint32_t mp_state; |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 689 | |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 690 | /* in order to simplify APIC support, we leave this pointer to the |
| 691 | user */ |
| 692 | struct APICState *apic_state; |
Huang Ying | 79c4f6b | 2009-06-23 10:05:14 +0800 | [diff] [blame] | 693 | |
| 694 | uint64 mcg_cap; |
| 695 | uint64 mcg_status; |
| 696 | uint64 mcg_ctl; |
| 697 | uint64 *mce_banks; |
Andre Przywara | 1b05007 | 2009-09-19 00:30:49 +0200 | [diff] [blame] | 698 | |
| 699 | uint64_t tsc_aux; |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 700 | } CPUX86State; |
| 701 | |
bellard | aaed909 | 2007-11-10 15:15:54 +0000 | [diff] [blame] | 702 | CPUX86State *cpu_x86_init(const char *cpu_model); |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 703 | int cpu_x86_exec(CPUX86State *s); |
| 704 | void cpu_x86_close(CPUX86State *s); |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 705 | void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, |
| 706 | ...)); |
bellard | d720b93 | 2004-04-25 17:57:43 +0000 | [diff] [blame] | 707 | int cpu_get_pic_interrupt(CPUX86State *s); |
bellard | 2ee73ac | 2004-05-08 21:08:41 +0000 | [diff] [blame] | 708 | /* MSDOS compatibility mode FPU exception support */ |
| 709 | void cpu_set_ferr(CPUX86State *s); |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 710 | |
| 711 | /* this function must always be used to load data in the segment |
| 712 | cache: it synchronizes the hflags with the segment cache values */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 713 | static inline void cpu_x86_load_seg_cache(CPUX86State *env, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 714 | int seg_reg, unsigned int selector, |
bellard | 8988ae8 | 2006-09-27 19:54:02 +0000 | [diff] [blame] | 715 | target_ulong base, |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 716 | unsigned int limit, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 717 | unsigned int flags) |
| 718 | { |
| 719 | SegmentCache *sc; |
| 720 | unsigned int new_hflags; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 721 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 722 | sc = &env->segs[seg_reg]; |
| 723 | sc->selector = selector; |
| 724 | sc->base = base; |
| 725 | sc->limit = limit; |
| 726 | sc->flags = flags; |
| 727 | |
| 728 | /* update the hidden flags */ |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 729 | { |
| 730 | if (seg_reg == R_CS) { |
| 731 | #ifdef TARGET_X86_64 |
| 732 | if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { |
| 733 | /* long mode */ |
| 734 | env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; |
| 735 | env->hflags &= ~(HF_ADDSEG_MASK); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 736 | } else |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 737 | #endif |
| 738 | { |
| 739 | /* legacy / compatibility case */ |
| 740 | new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) |
| 741 | >> (DESC_B_SHIFT - HF_CS32_SHIFT); |
| 742 | env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | |
| 743 | new_hflags; |
| 744 | } |
| 745 | } |
| 746 | new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) |
| 747 | >> (DESC_B_SHIFT - HF_SS32_SHIFT); |
| 748 | if (env->hflags & HF_CS64_MASK) { |
| 749 | /* zero base assumed for DS, ES and SS in long mode */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 750 | } else if (!(env->cr[0] & CR0_PE_MASK) || |
bellard | 735a8fd | 2005-01-12 22:36:43 +0000 | [diff] [blame] | 751 | (env->eflags & VM_MASK) || |
| 752 | !(env->hflags & HF_CS32_MASK)) { |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 753 | /* XXX: try to avoid this test. The problem comes from the |
| 754 | fact that is real mode or vm86 mode we only modify the |
| 755 | 'base' and 'selector' fields of the segment cache to go |
| 756 | faster. A solution may be to force addseg to one in |
| 757 | translate-i386.c. */ |
| 758 | new_hflags |= HF_ADDSEG_MASK; |
| 759 | } else { |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 760 | new_hflags |= ((env->segs[R_DS].base | |
bellard | 735a8fd | 2005-01-12 22:36:43 +0000 | [diff] [blame] | 761 | env->segs[R_ES].base | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 762 | env->segs[R_SS].base) != 0) << |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 763 | HF_ADDSEG_SHIFT; |
| 764 | } |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 765 | env->hflags = (env->hflags & |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 766 | ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 767 | } |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 768 | } |
| 769 | |
Jan Kiszka | 8427317 | 2009-06-27 09:53:51 +0200 | [diff] [blame] | 770 | int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, |
| 771 | target_ulong *base, unsigned int *limit, |
| 772 | unsigned int *flags); |
| 773 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 774 | /* wrapper, just in case memory mappings must be changed */ |
| 775 | static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl) |
| 776 | { |
| 777 | #if HF_CPL_MASK == 3 |
| 778 | s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl; |
| 779 | #else |
| 780 | #error HF_CPL_MASK is hardcoded |
| 781 | #endif |
| 782 | } |
| 783 | |
blueswir1 | d9957a8 | 2008-12-13 11:49:17 +0000 | [diff] [blame] | 784 | /* op_helper.c */ |
bellard | 1f1af9f | 2004-03-31 18:56:43 +0000 | [diff] [blame] | 785 | /* used for debug or cpu save/restore */ |
| 786 | void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f); |
| 787 | CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper); |
| 788 | |
blueswir1 | d9957a8 | 2008-12-13 11:49:17 +0000 | [diff] [blame] | 789 | /* cpu-exec.c */ |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 790 | /* the following helpers are only usable in user mode simulation as |
| 791 | they can trigger unexpected exceptions */ |
| 792 | void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector); |
bellard | 6f12a2a | 2007-11-11 22:16:56 +0000 | [diff] [blame] | 793 | void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32); |
| 794 | void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32); |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 795 | |
| 796 | /* you can call this signal handler from your SIGBUS and SIGSEGV |
| 797 | signal handlers to inform the virtual CPU of exceptions. non zero |
| 798 | is returned if the signal was handled by the virtual CPU. */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 799 | int cpu_x86_signal_handler(int host_signum, void *pinfo, |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 800 | void *puc); |
blueswir1 | d9957a8 | 2008-12-13 11:49:17 +0000 | [diff] [blame] | 801 | |
| 802 | /* helper.c */ |
| 803 | int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr, |
| 804 | int is_write, int mmu_idx, int is_softmmu); |
Nathan Froyd | 0b5c1ce | 2009-08-10 13:37:36 -0700 | [diff] [blame] | 805 | #define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault |
bellard | 461c047 | 2003-11-04 23:34:23 +0000 | [diff] [blame] | 806 | void cpu_x86_set_a20(CPUX86State *env, int a20_state); |
aliguori | e00b6f8 | 2009-02-09 15:50:08 +0000 | [diff] [blame] | 807 | void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, |
blueswir1 | d9957a8 | 2008-12-13 11:49:17 +0000 | [diff] [blame] | 808 | uint32_t *eax, uint32_t *ebx, |
| 809 | uint32_t *ecx, uint32_t *edx); |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 810 | |
blueswir1 | d9957a8 | 2008-12-13 11:49:17 +0000 | [diff] [blame] | 811 | static inline int hw_breakpoint_enabled(unsigned long dr7, int index) |
| 812 | { |
| 813 | return (dr7 >> (index * 2)) & 3; |
| 814 | } |
bellard | 28ab0e2 | 2004-05-20 14:02:14 +0000 | [diff] [blame] | 815 | |
blueswir1 | d9957a8 | 2008-12-13 11:49:17 +0000 | [diff] [blame] | 816 | static inline int hw_breakpoint_type(unsigned long dr7, int index) |
| 817 | { |
| 818 | return (dr7 >> (DR7_TYPE_SHIFT + (index * 2))) & 3; |
| 819 | } |
| 820 | |
| 821 | static inline int hw_breakpoint_len(unsigned long dr7, int index) |
| 822 | { |
| 823 | int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 2))) & 3); |
| 824 | return (len == 2) ? 8 : len + 1; |
| 825 | } |
| 826 | |
| 827 | void hw_breakpoint_insert(CPUX86State *env, int index); |
| 828 | void hw_breakpoint_remove(CPUX86State *env, int index); |
| 829 | int check_hw_breakpoints(CPUX86State *env, int force_dr6_update); |
| 830 | |
| 831 | /* will be suppressed */ |
| 832 | void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); |
| 833 | void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); |
| 834 | void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); |
| 835 | |
| 836 | /* hw/apic.c */ |
bellard | 14ce26e | 2005-01-03 23:50:08 +0000 | [diff] [blame] | 837 | void cpu_set_apic_base(CPUX86State *env, uint64_t val); |
| 838 | uint64_t cpu_get_apic_base(CPUX86State *env); |
bellard | 9230e66 | 2005-01-23 20:46:56 +0000 | [diff] [blame] | 839 | void cpu_set_apic_tpr(CPUX86State *env, uint8_t val); |
| 840 | #ifndef NO_CPU_IO_DEFS |
| 841 | uint8_t cpu_get_apic_tpr(CPUX86State *env); |
| 842 | #endif |
blueswir1 | d9957a8 | 2008-12-13 11:49:17 +0000 | [diff] [blame] | 843 | |
| 844 | /* hw/pc.c */ |
bellard | 3b21e03 | 2006-09-24 18:41:56 +0000 | [diff] [blame] | 845 | void cpu_smm_update(CPUX86State *env); |
blueswir1 | d9957a8 | 2008-12-13 11:49:17 +0000 | [diff] [blame] | 846 | uint64_t cpu_get_tsc(CPUX86State *env); |
aliguori | 6fd805e | 2008-11-05 15:34:06 +0000 | [diff] [blame] | 847 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 848 | /* used to debug */ |
| 849 | #define X86_DUMP_FPU 0x0001 /* dump FPU state too */ |
| 850 | #define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */ |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 851 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 852 | #define TARGET_PAGE_BITS 12 |
ths | 9467d44 | 2007-06-03 21:02:38 +0000 | [diff] [blame] | 853 | |
ths | 9467d44 | 2007-06-03 21:02:38 +0000 | [diff] [blame] | 854 | #define cpu_init cpu_x86_init |
| 855 | #define cpu_exec cpu_x86_exec |
| 856 | #define cpu_gen_code cpu_x86_gen_code |
| 857 | #define cpu_signal_handler cpu_x86_signal_handler |
bellard | a049de6 | 2007-11-08 13:28:47 +0000 | [diff] [blame] | 858 | #define cpu_list x86_cpu_list |
ths | 9467d44 | 2007-06-03 21:02:38 +0000 | [diff] [blame] | 859 | |
Andre Przywara | 1b05007 | 2009-09-19 00:30:49 +0200 | [diff] [blame] | 860 | #define CPU_SAVE_VERSION 11 |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 861 | |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 862 | /* MMU modes definitions */ |
| 863 | #define MMU_MODE0_SUFFIX _kernel |
| 864 | #define MMU_MODE1_SUFFIX _user |
| 865 | #define MMU_USER_IDX 1 |
| 866 | static inline int cpu_mmu_index (CPUState *env) |
| 867 | { |
| 868 | return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0; |
| 869 | } |
| 870 | |
blueswir1 | d9957a8 | 2008-12-13 11:49:17 +0000 | [diff] [blame] | 871 | /* translate.c */ |
bellard | 26a5f13 | 2008-05-28 12:30:31 +0000 | [diff] [blame] | 872 | void optimize_flags_init(void); |
| 873 | |
bellard | b6abf97 | 2008-05-17 12:44:31 +0000 | [diff] [blame] | 874 | typedef struct CCTable { |
| 875 | int (*compute_all)(void); /* return all the flags */ |
| 876 | int (*compute_c)(void); /* return the C flag */ |
| 877 | } CCTable; |
| 878 | |
pbrook | 6e68e07 | 2008-05-30 17:22:15 +0000 | [diff] [blame] | 879 | #if defined(CONFIG_USER_ONLY) |
| 880 | static inline void cpu_clone_regs(CPUState *env, target_ulong newsp) |
| 881 | { |
pbrook | f8ed707 | 2008-05-30 17:54:15 +0000 | [diff] [blame] | 882 | if (newsp) |
pbrook | 6e68e07 | 2008-05-30 17:22:15 +0000 | [diff] [blame] | 883 | env->regs[R_ESP] = newsp; |
| 884 | env->regs[R_EAX] = 0; |
| 885 | } |
| 886 | #endif |
| 887 | |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 888 | #include "cpu-all.h" |
aliguori | 622ed36 | 2008-11-18 19:36:03 +0000 | [diff] [blame] | 889 | #include "exec-all.h" |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 890 | |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 891 | #include "svm.h" |
| 892 | |
aliguori | 622ed36 | 2008-11-18 19:36:03 +0000 | [diff] [blame] | 893 | static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb) |
| 894 | { |
| 895 | env->eip = tb->pc - tb->cs_base; |
| 896 | } |
| 897 | |
aliguori | 6b91754 | 2008-11-18 19:46:41 +0000 | [diff] [blame] | 898 | static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc, |
| 899 | target_ulong *cs_base, int *flags) |
| 900 | { |
| 901 | *cs_base = env->segs[R_CS].base; |
| 902 | *pc = *cs_base + env->eip; |
Jan Kiszka | a239780 | 2009-05-10 22:30:53 +0200 | [diff] [blame] | 903 | *flags = env->hflags | |
| 904 | (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK)); |
aliguori | 6b91754 | 2008-11-18 19:46:41 +0000 | [diff] [blame] | 905 | } |
| 906 | |
Gleb Natapov | b09ea7d | 2009-06-17 23:26:59 +0300 | [diff] [blame] | 907 | void apic_init_reset(CPUState *env); |
| 908 | void apic_sipi(CPUState *env); |
| 909 | void do_cpu_init(CPUState *env); |
| 910 | void do_cpu_sipi(CPUState *env); |
bellard | 2c0262a | 2003-09-30 20:34:21 +0000 | [diff] [blame] | 911 | #endif /* CPU_I386_H */ |