bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Software MMU support |
| 3 | * |
| 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
| 17 | * License along with this library; if not, write to the Free Software |
| 18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 19 | */ |
| 20 | #define DATA_SIZE (1 << SHIFT) |
| 21 | |
| 22 | #if DATA_SIZE == 8 |
| 23 | #define SUFFIX q |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 24 | #define USUFFIX q |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 25 | #define DATA_TYPE uint64_t |
| 26 | #elif DATA_SIZE == 4 |
| 27 | #define SUFFIX l |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 28 | #define USUFFIX l |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 29 | #define DATA_TYPE uint32_t |
| 30 | #elif DATA_SIZE == 2 |
| 31 | #define SUFFIX w |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 32 | #define USUFFIX uw |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 33 | #define DATA_TYPE uint16_t |
| 34 | #elif DATA_SIZE == 1 |
| 35 | #define SUFFIX b |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 36 | #define USUFFIX ub |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 37 | #define DATA_TYPE uint8_t |
| 38 | #else |
| 39 | #error unsupported data size |
| 40 | #endif |
| 41 | |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 42 | #ifdef SOFTMMU_CODE_ACCESS |
| 43 | #define READ_ACCESS_TYPE 2 |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 44 | #define ADDR_READ addr_code |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 45 | #else |
| 46 | #define READ_ACCESS_TYPE 0 |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 47 | #define ADDR_READ addr_read |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 48 | #endif |
| 49 | |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 50 | static DATA_TYPE glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(target_ulong addr, |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 51 | int is_user, |
| 52 | void *retaddr); |
bellard | 108c49b | 2005-07-24 12:55:09 +0000 | [diff] [blame] | 53 | static inline DATA_TYPE glue(io_read, SUFFIX)(target_phys_addr_t physaddr, |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 54 | target_ulong tlb_addr) |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 55 | { |
| 56 | DATA_TYPE res; |
| 57 | int index; |
| 58 | |
| 59 | index = (tlb_addr >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1); |
| 60 | #if SHIFT <= 2 |
bellard | a4193c8 | 2004-06-03 14:01:43 +0000 | [diff] [blame] | 61 | res = io_mem_read[index][SHIFT](io_mem_opaque[index], physaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 62 | #else |
| 63 | #ifdef TARGET_WORDS_BIGENDIAN |
bellard | a4193c8 | 2004-06-03 14:01:43 +0000 | [diff] [blame] | 64 | res = (uint64_t)io_mem_read[index][2](io_mem_opaque[index], physaddr) << 32; |
| 65 | res |= io_mem_read[index][2](io_mem_opaque[index], physaddr + 4); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 66 | #else |
bellard | a4193c8 | 2004-06-03 14:01:43 +0000 | [diff] [blame] | 67 | res = io_mem_read[index][2](io_mem_opaque[index], physaddr); |
| 68 | res |= (uint64_t)io_mem_read[index][2](io_mem_opaque[index], physaddr + 4) << 32; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 69 | #endif |
| 70 | #endif /* SHIFT > 2 */ |
bellard | f1c8567 | 2006-02-08 22:41:53 +0000 | [diff] [blame] | 71 | #ifdef USE_KQEMU |
| 72 | env->last_io_time = cpu_get_time_fast(); |
| 73 | #endif |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 74 | return res; |
| 75 | } |
| 76 | |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 77 | /* handle all cases except unaligned access which span two pages */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 78 | DATA_TYPE REGPARM(1) glue(glue(__ld, SUFFIX), MMUSUFFIX)(target_ulong addr, |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 79 | int is_user) |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 80 | { |
| 81 | DATA_TYPE res; |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 82 | int index; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 83 | target_ulong tlb_addr; |
bellard | 108c49b | 2005-07-24 12:55:09 +0000 | [diff] [blame] | 84 | target_phys_addr_t physaddr; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 85 | void *retaddr; |
| 86 | |
| 87 | /* test if there is match for unaligned or IO access */ |
| 88 | /* XXX: could done more in memory macro in a non portable way */ |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 89 | index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
| 90 | redo: |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 91 | tlb_addr = env->tlb_table[is_user][index].ADDR_READ; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 92 | if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) { |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 93 | physaddr = addr + env->tlb_table[is_user][index].addend; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 94 | if (tlb_addr & ~TARGET_PAGE_MASK) { |
| 95 | /* IO access */ |
| 96 | if ((addr & (DATA_SIZE - 1)) != 0) |
| 97 | goto do_unaligned_access; |
| 98 | res = glue(io_read, SUFFIX)(physaddr, tlb_addr); |
bellard | 9869996 | 2005-11-26 10:29:22 +0000 | [diff] [blame] | 99 | } else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) { |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 100 | /* slow unaligned access (it spans two pages or IO) */ |
| 101 | do_unaligned_access: |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 102 | retaddr = GETPC(); |
bellard | a64d471 | 2005-12-05 19:57:57 +0000 | [diff] [blame] | 103 | #ifdef ALIGNED_ONLY |
| 104 | do_unaligned_access(addr, READ_ACCESS_TYPE, is_user, retaddr); |
| 105 | #endif |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 106 | res = glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(addr, |
| 107 | is_user, retaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 108 | } else { |
bellard | a64d471 | 2005-12-05 19:57:57 +0000 | [diff] [blame] | 109 | /* unaligned/aligned access in the same page */ |
| 110 | #ifdef ALIGNED_ONLY |
| 111 | if ((addr & (DATA_SIZE - 1)) != 0) { |
| 112 | retaddr = GETPC(); |
| 113 | do_unaligned_access(addr, READ_ACCESS_TYPE, is_user, retaddr); |
| 114 | } |
| 115 | #endif |
bellard | 108c49b | 2005-07-24 12:55:09 +0000 | [diff] [blame] | 116 | res = glue(glue(ld, USUFFIX), _raw)((uint8_t *)(long)physaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 117 | } |
| 118 | } else { |
| 119 | /* the page is not in the TLB : fill it */ |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 120 | retaddr = GETPC(); |
bellard | a64d471 | 2005-12-05 19:57:57 +0000 | [diff] [blame] | 121 | #ifdef ALIGNED_ONLY |
| 122 | if ((addr & (DATA_SIZE - 1)) != 0) |
| 123 | do_unaligned_access(addr, READ_ACCESS_TYPE, is_user, retaddr); |
| 124 | #endif |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 125 | tlb_fill(addr, READ_ACCESS_TYPE, is_user, retaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 126 | goto redo; |
| 127 | } |
| 128 | return res; |
| 129 | } |
| 130 | |
| 131 | /* handle all unaligned cases */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 132 | static DATA_TYPE glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(target_ulong addr, |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 133 | int is_user, |
| 134 | void *retaddr) |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 135 | { |
| 136 | DATA_TYPE res, res1, res2; |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 137 | int index, shift; |
bellard | 108c49b | 2005-07-24 12:55:09 +0000 | [diff] [blame] | 138 | target_phys_addr_t physaddr; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 139 | target_ulong tlb_addr, addr1, addr2; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 140 | |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 141 | index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
| 142 | redo: |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 143 | tlb_addr = env->tlb_table[is_user][index].ADDR_READ; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 144 | if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) { |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 145 | physaddr = addr + env->tlb_table[is_user][index].addend; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 146 | if (tlb_addr & ~TARGET_PAGE_MASK) { |
| 147 | /* IO access */ |
| 148 | if ((addr & (DATA_SIZE - 1)) != 0) |
| 149 | goto do_unaligned_access; |
| 150 | res = glue(io_read, SUFFIX)(physaddr, tlb_addr); |
bellard | 9869996 | 2005-11-26 10:29:22 +0000 | [diff] [blame] | 151 | } else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) { |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 152 | do_unaligned_access: |
| 153 | /* slow unaligned access (it spans two pages) */ |
| 154 | addr1 = addr & ~(DATA_SIZE - 1); |
| 155 | addr2 = addr1 + DATA_SIZE; |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 156 | res1 = glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(addr1, |
| 157 | is_user, retaddr); |
| 158 | res2 = glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(addr2, |
| 159 | is_user, retaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 160 | shift = (addr & (DATA_SIZE - 1)) * 8; |
| 161 | #ifdef TARGET_WORDS_BIGENDIAN |
| 162 | res = (res1 << shift) | (res2 >> ((DATA_SIZE * 8) - shift)); |
| 163 | #else |
| 164 | res = (res1 >> shift) | (res2 << ((DATA_SIZE * 8) - shift)); |
| 165 | #endif |
bellard | 6986f88 | 2004-01-18 21:53:18 +0000 | [diff] [blame] | 166 | res = (DATA_TYPE)res; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 167 | } else { |
| 168 | /* unaligned/aligned access in the same page */ |
bellard | 108c49b | 2005-07-24 12:55:09 +0000 | [diff] [blame] | 169 | res = glue(glue(ld, USUFFIX), _raw)((uint8_t *)(long)physaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 170 | } |
| 171 | } else { |
| 172 | /* the page is not in the TLB : fill it */ |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 173 | tlb_fill(addr, READ_ACCESS_TYPE, is_user, retaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 174 | goto redo; |
| 175 | } |
| 176 | return res; |
| 177 | } |
| 178 | |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 179 | #ifndef SOFTMMU_CODE_ACCESS |
| 180 | |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 181 | static void glue(glue(slow_st, SUFFIX), MMUSUFFIX)(target_ulong addr, |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 182 | DATA_TYPE val, |
| 183 | int is_user, |
| 184 | void *retaddr); |
| 185 | |
bellard | 108c49b | 2005-07-24 12:55:09 +0000 | [diff] [blame] | 186 | static inline void glue(io_write, SUFFIX)(target_phys_addr_t physaddr, |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 187 | DATA_TYPE val, |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 188 | target_ulong tlb_addr, |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 189 | void *retaddr) |
| 190 | { |
| 191 | int index; |
| 192 | |
| 193 | index = (tlb_addr >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1); |
| 194 | env->mem_write_vaddr = tlb_addr; |
| 195 | env->mem_write_pc = (unsigned long)retaddr; |
| 196 | #if SHIFT <= 2 |
| 197 | io_mem_write[index][SHIFT](io_mem_opaque[index], physaddr, val); |
| 198 | #else |
| 199 | #ifdef TARGET_WORDS_BIGENDIAN |
| 200 | io_mem_write[index][2](io_mem_opaque[index], physaddr, val >> 32); |
| 201 | io_mem_write[index][2](io_mem_opaque[index], physaddr + 4, val); |
| 202 | #else |
| 203 | io_mem_write[index][2](io_mem_opaque[index], physaddr, val); |
| 204 | io_mem_write[index][2](io_mem_opaque[index], physaddr + 4, val >> 32); |
| 205 | #endif |
| 206 | #endif /* SHIFT > 2 */ |
bellard | f1c8567 | 2006-02-08 22:41:53 +0000 | [diff] [blame] | 207 | #ifdef USE_KQEMU |
| 208 | env->last_io_time = cpu_get_time_fast(); |
| 209 | #endif |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 210 | } |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 211 | |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 212 | void REGPARM(2) glue(glue(__st, SUFFIX), MMUSUFFIX)(target_ulong addr, |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 213 | DATA_TYPE val, |
| 214 | int is_user) |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 215 | { |
bellard | 108c49b | 2005-07-24 12:55:09 +0000 | [diff] [blame] | 216 | target_phys_addr_t physaddr; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 217 | target_ulong tlb_addr; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 218 | void *retaddr; |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 219 | int index; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 220 | |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 221 | index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
| 222 | redo: |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 223 | tlb_addr = env->tlb_table[is_user][index].addr_write; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 224 | if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) { |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 225 | physaddr = addr + env->tlb_table[is_user][index].addend; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 226 | if (tlb_addr & ~TARGET_PAGE_MASK) { |
| 227 | /* IO access */ |
| 228 | if ((addr & (DATA_SIZE - 1)) != 0) |
| 229 | goto do_unaligned_access; |
bellard | d720b93 | 2004-04-25 17:57:43 +0000 | [diff] [blame] | 230 | retaddr = GETPC(); |
| 231 | glue(io_write, SUFFIX)(physaddr, val, tlb_addr, retaddr); |
bellard | 9869996 | 2005-11-26 10:29:22 +0000 | [diff] [blame] | 232 | } else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) { |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 233 | do_unaligned_access: |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 234 | retaddr = GETPC(); |
bellard | a64d471 | 2005-12-05 19:57:57 +0000 | [diff] [blame] | 235 | #ifdef ALIGNED_ONLY |
| 236 | do_unaligned_access(addr, 1, is_user, retaddr); |
| 237 | #endif |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 238 | glue(glue(slow_st, SUFFIX), MMUSUFFIX)(addr, val, |
| 239 | is_user, retaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 240 | } else { |
| 241 | /* aligned/unaligned access in the same page */ |
bellard | a64d471 | 2005-12-05 19:57:57 +0000 | [diff] [blame] | 242 | #ifdef ALIGNED_ONLY |
| 243 | if ((addr & (DATA_SIZE - 1)) != 0) { |
| 244 | retaddr = GETPC(); |
| 245 | do_unaligned_access(addr, 1, is_user, retaddr); |
| 246 | } |
| 247 | #endif |
bellard | 108c49b | 2005-07-24 12:55:09 +0000 | [diff] [blame] | 248 | glue(glue(st, SUFFIX), _raw)((uint8_t *)(long)physaddr, val); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 249 | } |
| 250 | } else { |
| 251 | /* the page is not in the TLB : fill it */ |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 252 | retaddr = GETPC(); |
bellard | a64d471 | 2005-12-05 19:57:57 +0000 | [diff] [blame] | 253 | #ifdef ALIGNED_ONLY |
| 254 | if ((addr & (DATA_SIZE - 1)) != 0) |
| 255 | do_unaligned_access(addr, 1, is_user, retaddr); |
| 256 | #endif |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 257 | tlb_fill(addr, 1, is_user, retaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 258 | goto redo; |
| 259 | } |
| 260 | } |
| 261 | |
| 262 | /* handles all unaligned cases */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 263 | static void glue(glue(slow_st, SUFFIX), MMUSUFFIX)(target_ulong addr, |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 264 | DATA_TYPE val, |
| 265 | int is_user, |
| 266 | void *retaddr) |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 267 | { |
bellard | 108c49b | 2005-07-24 12:55:09 +0000 | [diff] [blame] | 268 | target_phys_addr_t physaddr; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 269 | target_ulong tlb_addr; |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 270 | int index, i; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 271 | |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 272 | index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
| 273 | redo: |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 274 | tlb_addr = env->tlb_table[is_user][index].addr_write; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 275 | if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) { |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 276 | physaddr = addr + env->tlb_table[is_user][index].addend; |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 277 | if (tlb_addr & ~TARGET_PAGE_MASK) { |
| 278 | /* IO access */ |
| 279 | if ((addr & (DATA_SIZE - 1)) != 0) |
| 280 | goto do_unaligned_access; |
bellard | d720b93 | 2004-04-25 17:57:43 +0000 | [diff] [blame] | 281 | glue(io_write, SUFFIX)(physaddr, val, tlb_addr, retaddr); |
bellard | 9869996 | 2005-11-26 10:29:22 +0000 | [diff] [blame] | 282 | } else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) { |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 283 | do_unaligned_access: |
| 284 | /* XXX: not efficient, but simple */ |
| 285 | for(i = 0;i < DATA_SIZE; i++) { |
| 286 | #ifdef TARGET_WORDS_BIGENDIAN |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 287 | glue(slow_stb, MMUSUFFIX)(addr + i, val >> (((DATA_SIZE - 1) * 8) - (i * 8)), |
| 288 | is_user, retaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 289 | #else |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 290 | glue(slow_stb, MMUSUFFIX)(addr + i, val >> (i * 8), |
| 291 | is_user, retaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 292 | #endif |
| 293 | } |
| 294 | } else { |
| 295 | /* aligned/unaligned access in the same page */ |
bellard | 108c49b | 2005-07-24 12:55:09 +0000 | [diff] [blame] | 296 | glue(glue(st, SUFFIX), _raw)((uint8_t *)(long)physaddr, val); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 297 | } |
| 298 | } else { |
| 299 | /* the page is not in the TLB : fill it */ |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 300 | tlb_fill(addr, 1, is_user, retaddr); |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 301 | goto redo; |
| 302 | } |
| 303 | } |
| 304 | |
bellard | b769d8f | 2004-10-03 15:07:13 +0000 | [diff] [blame] | 305 | #endif /* !defined(SOFTMMU_CODE_ACCESS) */ |
| 306 | |
| 307 | #undef READ_ACCESS_TYPE |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 308 | #undef SHIFT |
| 309 | #undef DATA_TYPE |
| 310 | #undef SUFFIX |
bellard | 61382a5 | 2003-10-27 21:22:23 +0000 | [diff] [blame] | 311 | #undef USUFFIX |
bellard | b92e5a2 | 2003-08-08 23:58:05 +0000 | [diff] [blame] | 312 | #undef DATA_SIZE |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 313 | #undef ADDR_READ |