blob: e2c3c49283e9b95b7082c0926f5aa86bf20858ec [file] [log] [blame]
bellard5a9fdfe2003-06-15 20:02:25 +00001/*
2 * defines common to all virtual CPUs
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard5a9fdfe2003-06-15 20:02:25 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard5a9fdfe2003-06-15 20:02:25 +000018 */
19#ifndef CPU_ALL_H
20#define CPU_ALL_H
21
blueswir17d99a002009-01-14 19:00:36 +000022#include "qemu-common.h"
Paolo Bonzinib3c4bbe2011-10-28 10:52:42 +010023#include "qemu-tls.h"
Paul Brook1ad21342009-05-19 16:17:58 +010024#include "cpu-common.h"
bellard0ac4bd52004-01-04 15:44:17 +000025
ths5fafdf22007-09-16 21:08:06 +000026/* some important defines:
27 *
bellard0ac4bd52004-01-04 15:44:17 +000028 * WORDS_ALIGNED : if defined, the host cpu can only make word aligned
29 * memory accesses.
ths5fafdf22007-09-16 21:08:06 +000030 *
Juan Quintelae2542fe2009-07-27 16:13:06 +020031 * HOST_WORDS_BIGENDIAN : if defined, the host cpu is big endian and
bellard0ac4bd52004-01-04 15:44:17 +000032 * otherwise little endian.
ths5fafdf22007-09-16 21:08:06 +000033 *
bellard0ac4bd52004-01-04 15:44:17 +000034 * (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet))
ths5fafdf22007-09-16 21:08:06 +000035 *
bellard0ac4bd52004-01-04 15:44:17 +000036 * TARGET_WORDS_BIGENDIAN : same for target cpu
37 */
38
Juan Quintelae2542fe2009-07-27 16:13:06 +020039#if defined(HOST_WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
bellardf193c792004-03-21 17:06:25 +000040#define BSWAP_NEEDED
41#endif
42
43#ifdef BSWAP_NEEDED
44
45static inline uint16_t tswap16(uint16_t s)
46{
47 return bswap16(s);
48}
49
50static inline uint32_t tswap32(uint32_t s)
51{
52 return bswap32(s);
53}
54
55static inline uint64_t tswap64(uint64_t s)
56{
57 return bswap64(s);
58}
59
60static inline void tswap16s(uint16_t *s)
61{
62 *s = bswap16(*s);
63}
64
65static inline void tswap32s(uint32_t *s)
66{
67 *s = bswap32(*s);
68}
69
70static inline void tswap64s(uint64_t *s)
71{
72 *s = bswap64(*s);
73}
74
75#else
76
77static inline uint16_t tswap16(uint16_t s)
78{
79 return s;
80}
81
82static inline uint32_t tswap32(uint32_t s)
83{
84 return s;
85}
86
87static inline uint64_t tswap64(uint64_t s)
88{
89 return s;
90}
91
92static inline void tswap16s(uint16_t *s)
93{
94}
95
96static inline void tswap32s(uint32_t *s)
97{
98}
99
100static inline void tswap64s(uint64_t *s)
101{
102}
103
104#endif
105
106#if TARGET_LONG_SIZE == 4
107#define tswapl(s) tswap32(s)
108#define tswapls(s) tswap32s((uint32_t *)(s))
bellard0a962c02005-02-10 22:00:27 +0000109#define bswaptls(s) bswap32s(s)
bellardf193c792004-03-21 17:06:25 +0000110#else
111#define tswapl(s) tswap64(s)
112#define tswapls(s) tswap64s((uint64_t *)(s))
bellard0a962c02005-02-10 22:00:27 +0000113#define bswaptls(s) bswap64s(s)
bellardf193c792004-03-21 17:06:25 +0000114#endif
115
bellard61382a52003-10-27 21:22:23 +0000116/* CPU memory access without any memory or io remapping */
117
bellard83d73962004-02-22 11:53:50 +0000118/*
119 * the generic syntax for the memory accesses is:
120 *
121 * load: ld{type}{sign}{size}{endian}_{access_type}(ptr)
122 *
123 * store: st{type}{size}{endian}_{access_type}(ptr, val)
124 *
125 * type is:
126 * (empty): integer access
127 * f : float access
ths5fafdf22007-09-16 21:08:06 +0000128 *
bellard83d73962004-02-22 11:53:50 +0000129 * sign is:
130 * (empty): for floats or 32 bit size
131 * u : unsigned
132 * s : signed
133 *
134 * size is:
135 * b: 8 bits
136 * w: 16 bits
137 * l: 32 bits
138 * q: 64 bits
ths5fafdf22007-09-16 21:08:06 +0000139 *
bellard83d73962004-02-22 11:53:50 +0000140 * endian is:
141 * (empty): target cpu endianness or 8 bit access
142 * r : reversed target cpu endianness (not implemented yet)
143 * be : big endian (not implemented yet)
144 * le : little endian (not implemented yet)
145 *
146 * access_type is:
147 * raw : host memory access
148 * user : user mode access using soft MMU
149 * kernel : kernel mode access using soft MMU
150 */
bellard5a9fdfe2003-06-15 20:02:25 +0000151
Paolo Bonzinicbbab922011-07-28 12:10:30 +0200152/* target-endianness CPU memory access functions */
bellard2df3b952005-11-19 17:47:39 +0000153#if defined(TARGET_WORDS_BIGENDIAN)
154#define lduw_p(p) lduw_be_p(p)
155#define ldsw_p(p) ldsw_be_p(p)
156#define ldl_p(p) ldl_be_p(p)
157#define ldq_p(p) ldq_be_p(p)
158#define ldfl_p(p) ldfl_be_p(p)
159#define ldfq_p(p) ldfq_be_p(p)
160#define stw_p(p, v) stw_be_p(p, v)
161#define stl_p(p, v) stl_be_p(p, v)
162#define stq_p(p, v) stq_be_p(p, v)
163#define stfl_p(p, v) stfl_be_p(p, v)
164#define stfq_p(p, v) stfq_be_p(p, v)
165#else
166#define lduw_p(p) lduw_le_p(p)
167#define ldsw_p(p) ldsw_le_p(p)
168#define ldl_p(p) ldl_le_p(p)
169#define ldq_p(p) ldq_le_p(p)
170#define ldfl_p(p) ldfl_le_p(p)
171#define ldfq_p(p) ldfq_le_p(p)
172#define stw_p(p, v) stw_le_p(p, v)
173#define stl_p(p, v) stl_le_p(p, v)
174#define stq_p(p, v) stq_le_p(p, v)
175#define stfl_p(p, v) stfl_le_p(p, v)
176#define stfq_p(p, v) stfq_le_p(p, v)
bellard5a9fdfe2003-06-15 20:02:25 +0000177#endif
178
bellard61382a52003-10-27 21:22:23 +0000179/* MMU memory access macros */
180
pbrook53a59602006-03-25 19:31:22 +0000181#if defined(CONFIG_USER_ONLY)
aurel320e62fd72008-12-08 18:12:11 +0000182#include <assert.h>
183#include "qemu-types.h"
184
pbrook53a59602006-03-25 19:31:22 +0000185/* On some host systems the guest address space is reserved on the host.
186 * This allows the guest address space to be offset to a convenient location.
187 */
Paul Brook379f6692009-07-17 12:48:08 +0100188#if defined(CONFIG_USE_GUEST_BASE)
189extern unsigned long guest_base;
190extern int have_guest_base;
Paul Brook68a1c812010-05-29 02:27:35 +0100191extern unsigned long reserved_va;
Paul Brook379f6692009-07-17 12:48:08 +0100192#define GUEST_BASE guest_base
Aurelien Jarno18e9ea82010-07-30 21:09:10 +0200193#define RESERVED_VA reserved_va
Paul Brook379f6692009-07-17 12:48:08 +0100194#else
195#define GUEST_BASE 0ul
Aurelien Jarno18e9ea82010-07-30 21:09:10 +0200196#define RESERVED_VA 0ul
Paul Brook379f6692009-07-17 12:48:08 +0100197#endif
pbrook53a59602006-03-25 19:31:22 +0000198
199/* All direct uses of g2h and h2g need to go away for usermode softmmu. */
200#define g2h(x) ((void *)((unsigned long)(x) + GUEST_BASE))
Richard Hendersonb9f83122010-03-10 14:36:58 -0800201
202#if HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS
203#define h2g_valid(x) 1
204#else
205#define h2g_valid(x) ({ \
206 unsigned long __guest = (unsigned long)(x) - GUEST_BASE; \
207 __guest < (1ul << TARGET_VIRT_ADDR_SPACE_BITS); \
208})
209#endif
210
aurel320e62fd72008-12-08 18:12:11 +0000211#define h2g(x) ({ \
212 unsigned long __ret = (unsigned long)(x) - GUEST_BASE; \
213 /* Check if given address fits target address space */ \
Richard Hendersonb9f83122010-03-10 14:36:58 -0800214 assert(h2g_valid(x)); \
aurel320e62fd72008-12-08 18:12:11 +0000215 (abi_ulong)__ret; \
216})
pbrook53a59602006-03-25 19:31:22 +0000217
218#define saddr(x) g2h(x)
219#define laddr(x) g2h(x)
220
221#else /* !CONFIG_USER_ONLY */
bellardc27004e2005-01-03 23:35:10 +0000222/* NOTE: we use double casts if pointers and target_ulong have
223 different sizes */
pbrook53a59602006-03-25 19:31:22 +0000224#define saddr(x) (uint8_t *)(long)(x)
225#define laddr(x) (uint8_t *)(long)(x)
226#endif
227
228#define ldub_raw(p) ldub_p(laddr((p)))
229#define ldsb_raw(p) ldsb_p(laddr((p)))
230#define lduw_raw(p) lduw_p(laddr((p)))
231#define ldsw_raw(p) ldsw_p(laddr((p)))
232#define ldl_raw(p) ldl_p(laddr((p)))
233#define ldq_raw(p) ldq_p(laddr((p)))
234#define ldfl_raw(p) ldfl_p(laddr((p)))
235#define ldfq_raw(p) ldfq_p(laddr((p)))
236#define stb_raw(p, v) stb_p(saddr((p)), v)
237#define stw_raw(p, v) stw_p(saddr((p)), v)
238#define stl_raw(p, v) stl_p(saddr((p)), v)
239#define stq_raw(p, v) stq_p(saddr((p)), v)
240#define stfl_raw(p, v) stfl_p(saddr((p)), v)
241#define stfq_raw(p, v) stfq_p(saddr((p)), v)
bellardc27004e2005-01-03 23:35:10 +0000242
243
ths5fafdf22007-09-16 21:08:06 +0000244#if defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +0000245
246/* if user mode, no other memory access functions */
247#define ldub(p) ldub_raw(p)
248#define ldsb(p) ldsb_raw(p)
249#define lduw(p) lduw_raw(p)
250#define ldsw(p) ldsw_raw(p)
251#define ldl(p) ldl_raw(p)
252#define ldq(p) ldq_raw(p)
253#define ldfl(p) ldfl_raw(p)
254#define ldfq(p) ldfq_raw(p)
255#define stb(p, v) stb_raw(p, v)
256#define stw(p, v) stw_raw(p, v)
257#define stl(p, v) stl_raw(p, v)
258#define stq(p, v) stq_raw(p, v)
259#define stfl(p, v) stfl_raw(p, v)
260#define stfq(p, v) stfq_raw(p, v)
261
262#define ldub_code(p) ldub_raw(p)
263#define ldsb_code(p) ldsb_raw(p)
264#define lduw_code(p) lduw_raw(p)
265#define ldsw_code(p) ldsw_raw(p)
266#define ldl_code(p) ldl_raw(p)
j_mayerbc98a7e2007-04-04 07:55:12 +0000267#define ldq_code(p) ldq_raw(p)
bellard61382a52003-10-27 21:22:23 +0000268
269#define ldub_kernel(p) ldub_raw(p)
270#define ldsb_kernel(p) ldsb_raw(p)
271#define lduw_kernel(p) lduw_raw(p)
272#define ldsw_kernel(p) ldsw_raw(p)
273#define ldl_kernel(p) ldl_raw(p)
j_mayerbc98a7e2007-04-04 07:55:12 +0000274#define ldq_kernel(p) ldq_raw(p)
bellard0ac4bd52004-01-04 15:44:17 +0000275#define ldfl_kernel(p) ldfl_raw(p)
276#define ldfq_kernel(p) ldfq_raw(p)
bellard61382a52003-10-27 21:22:23 +0000277#define stb_kernel(p, v) stb_raw(p, v)
278#define stw_kernel(p, v) stw_raw(p, v)
279#define stl_kernel(p, v) stl_raw(p, v)
280#define stq_kernel(p, v) stq_raw(p, v)
bellard0ac4bd52004-01-04 15:44:17 +0000281#define stfl_kernel(p, v) stfl_raw(p, v)
282#define stfq_kernel(p, vt) stfq_raw(p, v)
bellard61382a52003-10-27 21:22:23 +0000283
284#endif /* defined(CONFIG_USER_ONLY) */
285
bellard5a9fdfe2003-06-15 20:02:25 +0000286/* page related stuff */
287
aurel3203875442008-04-22 20:45:18 +0000288#define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
bellard5a9fdfe2003-06-15 20:02:25 +0000289#define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1)
290#define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK)
291
pbrook53a59602006-03-25 19:31:22 +0000292/* ??? These should be the larger of unsigned long and target_ulong. */
bellard83fb7ad2004-07-05 21:25:26 +0000293extern unsigned long qemu_real_host_page_size;
bellard83fb7ad2004-07-05 21:25:26 +0000294extern unsigned long qemu_host_page_size;
295extern unsigned long qemu_host_page_mask;
bellard5a9fdfe2003-06-15 20:02:25 +0000296
bellard83fb7ad2004-07-05 21:25:26 +0000297#define HOST_PAGE_ALIGN(addr) (((addr) + qemu_host_page_size - 1) & qemu_host_page_mask)
bellard5a9fdfe2003-06-15 20:02:25 +0000298
299/* same as PROT_xxx */
300#define PAGE_READ 0x0001
301#define PAGE_WRITE 0x0002
302#define PAGE_EXEC 0x0004
303#define PAGE_BITS (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
304#define PAGE_VALID 0x0008
305/* original state of the write flag (used when tracking self-modifying
306 code */
ths5fafdf22007-09-16 21:08:06 +0000307#define PAGE_WRITE_ORG 0x0010
Paul Brook2e9a5712010-05-05 16:32:59 +0100308#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
309/* FIXME: Code that sets/uses this is broken and needs to go away. */
balrog50a95692007-12-12 01:16:23 +0000310#define PAGE_RESERVED 0x0020
Paul Brook2e9a5712010-05-05 16:32:59 +0100311#endif
bellard5a9fdfe2003-06-15 20:02:25 +0000312
Paul Brookb480d9b2010-03-12 23:23:29 +0000313#if defined(CONFIG_USER_ONLY)
bellard5a9fdfe2003-06-15 20:02:25 +0000314void page_dump(FILE *f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800315
Paul Brookb480d9b2010-03-12 23:23:29 +0000316typedef int (*walk_memory_regions_fn)(void *, abi_ulong,
317 abi_ulong, unsigned long);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800318int walk_memory_regions(void *, walk_memory_regions_fn);
319
pbrook53a59602006-03-25 19:31:22 +0000320int page_get_flags(target_ulong address);
321void page_set_flags(target_ulong start, target_ulong end, int flags);
ths3d97b402007-11-02 19:02:07 +0000322int page_check_range(target_ulong start, target_ulong len, int flags);
Paul Brookb480d9b2010-03-12 23:23:29 +0000323#endif
bellard5a9fdfe2003-06-15 20:02:25 +0000324
thsc5be9f02007-02-28 20:20:53 +0000325CPUState *cpu_copy(CPUState *env);
Glauber Costa950f1472009-06-09 12:15:18 -0400326CPUState *qemu_get_cpu(int cpu);
thsc5be9f02007-02-28 20:20:53 +0000327
Jan Kiszkaf5c848e2011-01-21 21:48:08 +0100328#define CPU_DUMP_CODE 0x00010000
329
Stefan Weil9a78eea2010-10-22 23:03:33 +0200330void cpu_dump_state(CPUState *env, FILE *f, fprintf_function cpu_fprintf,
bellard7fe48482004-10-09 18:08:01 +0000331 int flags);
Stefan Weil9a78eea2010-10-22 23:03:33 +0200332void cpu_dump_statistics(CPUState *env, FILE *f, fprintf_function cpu_fprintf,
333 int flags);
bellard7fe48482004-10-09 18:08:01 +0000334
malca5e50b22009-02-01 22:19:27 +0000335void QEMU_NORETURN cpu_abort(CPUState *env, const char *fmt, ...)
Stefan Weil2c80e422010-10-13 20:54:27 +0200336 GCC_FMT_ATTR(2, 3);
bellardf0aca822005-11-21 23:22:06 +0000337extern CPUState *first_cpu;
Paolo Bonzinib3c4bbe2011-10-28 10:52:42 +0100338DECLARE_TLS(CPUState *,cpu_single_env);
Jan Kiszka4a2dd922011-12-05 15:18:54 +0100339#define cpu_single_env tls_var(cpu_single_env)
Paolo Bonzinidb1a4972010-03-10 11:38:55 +0100340
Richard Henderson9c762192011-05-04 13:34:24 -0700341/* Flags for use in ENV->INTERRUPT_PENDING.
342
343 The numbers assigned here are non-sequential in order to preserve
344 binary compatibility with the vmstate dump. Bit 0 (0x0001) was
345 previously used for CPU_INTERRUPT_EXIT, and is cleared when loading
346 the vmstate dump. */
347
348/* External hardware interrupt pending. This is typically used for
349 interrupts from devices. */
350#define CPU_INTERRUPT_HARD 0x0002
351
352/* Exit the current TB. This is typically used when some system-level device
353 makes some change to the memory mapping. E.g. the a20 line change. */
354#define CPU_INTERRUPT_EXITTB 0x0004
355
356/* Halt the CPU. */
357#define CPU_INTERRUPT_HALT 0x0020
358
359/* Debug event pending. */
360#define CPU_INTERRUPT_DEBUG 0x0080
361
362/* Several target-specific external hardware interrupts. Each target/cpu.h
363 should define proper names based on these defines. */
364#define CPU_INTERRUPT_TGT_EXT_0 0x0008
365#define CPU_INTERRUPT_TGT_EXT_1 0x0010
366#define CPU_INTERRUPT_TGT_EXT_2 0x0040
367#define CPU_INTERRUPT_TGT_EXT_3 0x0200
368#define CPU_INTERRUPT_TGT_EXT_4 0x1000
369
370/* Several target-specific internal interrupts. These differ from the
Dong Xu Wang07f35072011-11-22 18:06:26 +0800371 preceding target-specific interrupts in that they are intended to
Richard Henderson9c762192011-05-04 13:34:24 -0700372 originate from within the cpu itself, typically in response to some
373 instruction being executed. These, therefore, are not masked while
374 single-stepping within the debugger. */
375#define CPU_INTERRUPT_TGT_INT_0 0x0100
376#define CPU_INTERRUPT_TGT_INT_1 0x0400
377#define CPU_INTERRUPT_TGT_INT_2 0x0800
378
379/* First unused bit: 0x2000. */
380
Richard Henderson3125f762011-05-04 13:34:25 -0700381/* The set of all bits that should be masked when single-stepping. */
382#define CPU_INTERRUPT_SSTEP_MASK \
383 (CPU_INTERRUPT_HARD \
384 | CPU_INTERRUPT_TGT_EXT_0 \
385 | CPU_INTERRUPT_TGT_EXT_1 \
386 | CPU_INTERRUPT_TGT_EXT_2 \
387 | CPU_INTERRUPT_TGT_EXT_3 \
388 | CPU_INTERRUPT_TGT_EXT_4)
bellard98699962005-11-26 10:29:22 +0000389
Jan Kiszkaec6959d2011-04-13 01:32:56 +0200390#ifndef CONFIG_USER_ONLY
391typedef void (*CPUInterruptHandler)(CPUState *, int);
392
393extern CPUInterruptHandler cpu_interrupt_handler;
394
395static inline void cpu_interrupt(CPUState *s, int mask)
396{
397 cpu_interrupt_handler(s, mask);
398}
399#else /* USER_ONLY */
400void cpu_interrupt(CPUState *env, int mask);
401#endif /* USER_ONLY */
402
bellardb54ad042004-05-20 13:42:52 +0000403void cpu_reset_interrupt(CPUState *env, int mask);
bellard68a79312003-06-30 13:12:32 +0000404
aurel323098dba2009-03-07 21:28:24 +0000405void cpu_exit(CPUState *s);
406
Blue Swirlf3e27032011-05-21 12:16:05 +0000407bool qemu_cpu_has_work(CPUState *env);
aliguori6a4955a2009-04-24 18:03:20 +0000408
aliguoria1d1bb32008-11-18 20:07:32 +0000409/* Breakpoint/watchpoint flags */
410#define BP_MEM_READ 0x01
411#define BP_MEM_WRITE 0x02
412#define BP_MEM_ACCESS (BP_MEM_READ | BP_MEM_WRITE)
aliguori06d55cc2008-11-18 20:24:06 +0000413#define BP_STOP_BEFORE_ACCESS 0x04
aliguori6e140f22008-11-18 20:37:55 +0000414#define BP_WATCHPOINT_HIT 0x08
aliguoria1d1bb32008-11-18 20:07:32 +0000415#define BP_GDB 0x10
aliguori2dc9f412008-11-18 20:56:59 +0000416#define BP_CPU 0x20
aliguoria1d1bb32008-11-18 20:07:32 +0000417
418int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
419 CPUBreakpoint **breakpoint);
420int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags);
421void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint);
422void cpu_breakpoint_remove_all(CPUState *env, int mask);
423int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
424 int flags, CPUWatchpoint **watchpoint);
425int cpu_watchpoint_remove(CPUState *env, target_ulong addr,
426 target_ulong len, int flags);
427void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint);
428void cpu_watchpoint_remove_all(CPUState *env, int mask);
edgar_igl60897d32008-05-09 08:25:14 +0000429
430#define SSTEP_ENABLE 0x1 /* Enable simulated HW single stepping */
431#define SSTEP_NOIRQ 0x2 /* Do not use IRQ while single stepping */
432#define SSTEP_NOTIMER 0x4 /* Do not Timers while single stepping */
433
bellardc33a3462003-07-29 20:50:33 +0000434void cpu_single_step(CPUState *env, int enabled);
bellardd95dc322004-06-20 12:35:26 +0000435void cpu_reset(CPUState *s);
Marcelo Tosatti3ae95012010-05-04 09:45:24 -0300436int cpu_is_stopped(CPUState *env);
Marcelo Tosattie82bcec2010-05-04 09:45:22 -0300437void run_on_cpu(CPUState *env, void (*func)(void *data), void *data);
bellard4c3a88a2003-07-26 12:06:08 +0000438
ths5fafdf22007-09-16 21:08:06 +0000439#define CPU_LOG_TB_OUT_ASM (1 << 0)
bellard9fddaa02004-05-21 12:59:32 +0000440#define CPU_LOG_TB_IN_ASM (1 << 1)
bellardf193c792004-03-21 17:06:25 +0000441#define CPU_LOG_TB_OP (1 << 2)
442#define CPU_LOG_TB_OP_OPT (1 << 3)
443#define CPU_LOG_INT (1 << 4)
444#define CPU_LOG_EXEC (1 << 5)
445#define CPU_LOG_PCALL (1 << 6)
bellardfd872592004-05-12 19:11:15 +0000446#define CPU_LOG_IOPORT (1 << 7)
bellard9fddaa02004-05-21 12:59:32 +0000447#define CPU_LOG_TB_CPU (1 << 8)
aliguorieca1bdf2009-01-26 19:54:31 +0000448#define CPU_LOG_RESET (1 << 9)
bellardf193c792004-03-21 17:06:25 +0000449
450/* define log items */
451typedef struct CPULogItem {
452 int mask;
453 const char *name;
454 const char *help;
455} CPULogItem;
456
blueswir1c7cd6a32008-10-02 18:27:46 +0000457extern const CPULogItem cpu_log_items[];
bellardf193c792004-03-21 17:06:25 +0000458
bellard34865132003-10-05 14:28:56 +0000459void cpu_set_log(int log_flags);
460void cpu_set_log_filename(const char *filename);
bellardf193c792004-03-21 17:06:25 +0000461int cpu_str_to_log_mask(const char *str);
bellard34865132003-10-05 14:28:56 +0000462
Paul Brookb3755a92010-03-12 16:54:58 +0000463#if !defined(CONFIG_USER_ONLY)
464
Paul Brook4fcc5622010-03-01 03:46:18 +0000465/* Return the physical page corresponding to a virtual one. Use it
466 only for debugging because no protection checks are done. Return -1
467 if no page found. */
468target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr);
469
bellard33417e72003-08-10 21:47:01 +0000470/* memory API */
471
bellardedf75d52004-01-04 17:43:30 +0000472extern int phys_ram_fd;
Anthony Liguoric227f092009-10-01 16:12:16 -0500473extern ram_addr_t ram_size;
Alex Williamsonf471a172010-06-11 11:11:42 -0600474
Huang Yingcd19cfa2011-03-02 08:56:19 +0100475/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
476#define RAM_PREALLOC_MASK (1 << 0)
477
Alex Williamsonf471a172010-06-11 11:11:42 -0600478typedef struct RAMBlock {
Avi Kivity7c637362011-12-21 13:09:49 +0200479 struct MemoryRegion *mr;
Alex Williamsonf471a172010-06-11 11:11:42 -0600480 uint8_t *host;
481 ram_addr_t offset;
482 ram_addr_t length;
Huang Yingcd19cfa2011-03-02 08:56:19 +0100483 uint32_t flags;
Alex Williamsoncc9e98c2010-06-25 11:09:43 -0600484 char idstr[256];
Alex Williamsonf471a172010-06-11 11:11:42 -0600485 QLIST_ENTRY(RAMBlock) next;
Alex Williamson04b16652010-07-02 11:13:17 -0600486#if defined(__linux__) && !defined(TARGET_S390X)
487 int fd;
488#endif
Alex Williamsonf471a172010-06-11 11:11:42 -0600489} RAMBlock;
490
491typedef struct RAMList {
492 uint8_t *phys_dirty;
Paolo Bonzini85d59fe2011-08-12 13:18:14 +0200493 QLIST_HEAD(, RAMBlock) blocks;
Alex Williamsonf471a172010-06-11 11:11:42 -0600494} RAMList;
495extern RAMList ram_list;
bellardedf75d52004-01-04 17:43:30 +0000496
Marcelo Tosattic9027602010-03-01 20:25:08 -0300497extern const char *mem_path;
498extern int mem_prealloc;
499
bellardedf75d52004-01-04 17:43:30 +0000500/* physical memory access */
pbrook0f459d12008-06-09 00:20:13 +0000501
502/* MMIO pages are identified by a combination of an IO device index and
503 3 flags. The ROMD code stores the page ram offset in iotlb entry,
504 so only a limited number of ids are avaiable. */
505
Avi Kivity11c7ef02012-01-02 17:21:07 +0200506#define IO_MEM_NB_ENTRIES (1 << TARGET_PAGE_BITS)
bellardedf75d52004-01-04 17:43:30 +0000507
pbrook0f459d12008-06-09 00:20:13 +0000508/* Flags stored in the low bits of the TLB virtual address. These are
509 defined so that fast path ram access is all zeros. */
510/* Zero if TLB entry is valid. */
511#define TLB_INVALID_MASK (1 << 3)
512/* Set if TLB entry references a clean RAM page. The iotlb entry will
513 contain the page physical address. */
514#define TLB_NOTDIRTY (1 << 4)
515/* Set if TLB entry is an IO callback. */
516#define TLB_MMIO (1 << 5)
517
bellard04c504c2005-08-21 09:24:50 +0000518void cpu_tlb_update_dirty(CPUState *env);
bellard1ccde1c2004-02-06 19:46:14 +0000519
Stefan Weil055403b2010-10-22 23:03:32 +0200520void dump_exec_info(FILE *f, fprintf_function cpu_fprintf);
Paul Brookb3755a92010-03-12 16:54:58 +0000521#endif /* !CONFIG_USER_ONLY */
522
523int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
524 uint8_t *buf, int len, int is_write);
525
bellard5a9fdfe2003-06-15 20:02:25 +0000526#endif /* CPU_ALL_H */