blob: e4a7d5b6e4339dcb61bbc3121261865f64917e29 [file] [log] [blame]
bellard2c0262a2003-09-30 20:34:21 +00001/*
2 * i386 virtual CPU header
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard2c0262a2003-09-30 20:34:21 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard2c0262a2003-09-30 20:34:21 +000018 */
19#ifndef CPU_I386_H
20#define CPU_I386_H
21
bellard14ce26e2005-01-03 23:50:08 +000022#include "config.h"
Stefan Weil9a78eea2010-10-22 23:03:33 +020023#include "qemu-common.h"
bellard14ce26e2005-01-03 23:50:08 +000024
25#ifdef TARGET_X86_64
26#define TARGET_LONG_BITS 64
27#else
bellard3cf1e032004-01-24 15:19:09 +000028#define TARGET_LONG_BITS 32
bellard14ce26e2005-01-03 23:50:08 +000029#endif
bellard3cf1e032004-01-24 15:19:09 +000030
bellardd720b932004-04-25 17:57:43 +000031/* target supports implicit self modifying code */
32#define TARGET_HAS_SMC
33/* support for self modifying code even if the modified instruction is
34 close to the modifying instruction */
35#define TARGET_HAS_PRECISE_SMC
36
bellard1fddef42005-04-17 19:16:13 +000037#define TARGET_HAS_ICE 1
38
ths9042c0e2006-12-23 14:18:40 +000039#ifdef TARGET_X86_64
40#define ELF_MACHINE EM_X86_64
41#else
42#define ELF_MACHINE EM_386
43#endif
44
Andreas Färber9349b4f2012-03-14 01:38:32 +010045#define CPUArchState struct CPUX86State
pbrookc2764712009-03-07 15:24:59 +000046
bellard2c0262a2003-09-30 20:34:21 +000047#include "cpu-defs.h"
48
bellard7a0e1f42005-03-13 17:01:47 +000049#include "softfloat.h"
50
bellard2c0262a2003-09-30 20:34:21 +000051#define R_EAX 0
52#define R_ECX 1
53#define R_EDX 2
54#define R_EBX 3
55#define R_ESP 4
56#define R_EBP 5
57#define R_ESI 6
58#define R_EDI 7
59
60#define R_AL 0
61#define R_CL 1
62#define R_DL 2
63#define R_BL 3
64#define R_AH 4
65#define R_CH 5
66#define R_DH 6
67#define R_BH 7
68
69#define R_ES 0
70#define R_CS 1
71#define R_SS 2
72#define R_DS 3
73#define R_FS 4
74#define R_GS 5
75
76/* segment descriptor fields */
77#define DESC_G_MASK (1 << 23)
78#define DESC_B_SHIFT 22
79#define DESC_B_MASK (1 << DESC_B_SHIFT)
bellard14ce26e2005-01-03 23:50:08 +000080#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
81#define DESC_L_MASK (1 << DESC_L_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +000082#define DESC_AVL_MASK (1 << 20)
83#define DESC_P_MASK (1 << 15)
84#define DESC_DPL_SHIFT 13
aliguoria3867ed2009-04-18 15:36:11 +000085#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +000086#define DESC_S_MASK (1 << 12)
87#define DESC_TYPE_SHIFT 8
aliguoria3867ed2009-04-18 15:36:11 +000088#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +000089#define DESC_A_MASK (1 << 8)
90
bellarde670b892003-11-12 23:23:42 +000091#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
92#define DESC_C_MASK (1 << 10) /* code: conforming */
93#define DESC_R_MASK (1 << 9) /* code: readable */
bellard2c0262a2003-09-30 20:34:21 +000094
bellarde670b892003-11-12 23:23:42 +000095#define DESC_E_MASK (1 << 10) /* data: expansion direction */
96#define DESC_W_MASK (1 << 9) /* data: writable */
97
98#define DESC_TSS_BUSY_MASK (1 << 9)
bellard2c0262a2003-09-30 20:34:21 +000099
100/* eflags masks */
101#define CC_C 0x0001
102#define CC_P 0x0004
103#define CC_A 0x0010
104#define CC_Z 0x0040
105#define CC_S 0x0080
106#define CC_O 0x0800
107
108#define TF_SHIFT 8
109#define IOPL_SHIFT 12
110#define VM_SHIFT 17
111
112#define TF_MASK 0x00000100
113#define IF_MASK 0x00000200
114#define DF_MASK 0x00000400
115#define IOPL_MASK 0x00003000
116#define NT_MASK 0x00004000
117#define RF_MASK 0x00010000
118#define VM_MASK 0x00020000
ths5fafdf22007-09-16 21:08:06 +0000119#define AC_MASK 0x00040000
bellard2c0262a2003-09-30 20:34:21 +0000120#define VIF_MASK 0x00080000
121#define VIP_MASK 0x00100000
122#define ID_MASK 0x00200000
123
thsaa1f17c2007-07-11 22:48:58 +0000124/* hidden flags - used internally by qemu to represent additional cpu
bellard33c263d2008-06-04 17:39:33 +0000125 states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
H. Peter Anvina9321a42012-09-26 13:18:43 -0700126 redundant. We avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK
127 bit positions to ease oring with eflags. */
bellard2c0262a2003-09-30 20:34:21 +0000128/* current cpl */
129#define HF_CPL_SHIFT 0
130/* true if soft mmu is being used */
131#define HF_SOFTMMU_SHIFT 2
132/* true if hardware interrupts must be disabled for next instruction */
133#define HF_INHIBIT_IRQ_SHIFT 3
134/* 16 or 32 segments */
135#define HF_CS32_SHIFT 4
136#define HF_SS32_SHIFT 5
bellarddc196a52004-06-13 13:26:14 +0000137/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
bellard2c0262a2003-09-30 20:34:21 +0000138#define HF_ADDSEG_SHIFT 6
bellard65262d52004-01-04 17:20:53 +0000139/* copy of CR0.PE (protected mode) */
140#define HF_PE_SHIFT 7
141#define HF_TF_SHIFT 8 /* must be same as eflags */
bellard7eee2a52004-02-25 23:17:58 +0000142#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
143#define HF_EM_SHIFT 10
144#define HF_TS_SHIFT 11
bellard65262d52004-01-04 17:20:53 +0000145#define HF_IOPL_SHIFT 12 /* must be same as eflags */
bellard14ce26e2005-01-03 23:50:08 +0000146#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
147#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
Jan Kiszkaa2397802009-05-10 22:30:53 +0200148#define HF_RF_SHIFT 16 /* must be same as eflags */
bellard65262d52004-01-04 17:20:53 +0000149#define HF_VM_SHIFT 17 /* must be same as eflags */
H. Peter Anvina9321a42012-09-26 13:18:43 -0700150#define HF_AC_SHIFT 18 /* must be same as eflags */
bellard3b21e032006-09-24 18:41:56 +0000151#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
bellarddb620f42008-06-04 17:02:19 +0000152#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
153#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
Jan Kiszkaa2397802009-05-10 22:30:53 +0200154#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
H. Peter Anvina9321a42012-09-26 13:18:43 -0700155#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
bellard2c0262a2003-09-30 20:34:21 +0000156
157#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
158#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
159#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
160#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
161#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
162#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
bellard65262d52004-01-04 17:20:53 +0000163#define HF_PE_MASK (1 << HF_PE_SHIFT)
bellard58fe2f12004-02-16 22:11:32 +0000164#define HF_TF_MASK (1 << HF_TF_SHIFT)
bellard7eee2a52004-02-25 23:17:58 +0000165#define HF_MP_MASK (1 << HF_MP_SHIFT)
166#define HF_EM_MASK (1 << HF_EM_SHIFT)
167#define HF_TS_MASK (1 << HF_TS_SHIFT)
aliguori0650f1a2008-11-05 15:28:47 +0000168#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
bellard14ce26e2005-01-03 23:50:08 +0000169#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
170#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
Jan Kiszkaa2397802009-05-10 22:30:53 +0200171#define HF_RF_MASK (1 << HF_RF_SHIFT)
aliguori0650f1a2008-11-05 15:28:47 +0000172#define HF_VM_MASK (1 << HF_VM_SHIFT)
H. Peter Anvina9321a42012-09-26 13:18:43 -0700173#define HF_AC_MASK (1 << HF_AC_SHIFT)
bellard3b21e032006-09-24 18:41:56 +0000174#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
bellard872929a2008-05-28 16:16:54 +0000175#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
176#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
Jan Kiszkaa2397802009-05-10 22:30:53 +0200177#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
H. Peter Anvina9321a42012-09-26 13:18:43 -0700178#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +0000179
bellarddb620f42008-06-04 17:02:19 +0000180/* hflags2 */
181
182#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
183#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
184#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
185#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
186
187#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
188#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
189#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
190#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
191
aliguori0650f1a2008-11-05 15:28:47 +0000192#define CR0_PE_SHIFT 0
193#define CR0_MP_SHIFT 1
194
bellard2c0262a2003-09-30 20:34:21 +0000195#define CR0_PE_MASK (1 << 0)
bellard7eee2a52004-02-25 23:17:58 +0000196#define CR0_MP_MASK (1 << 1)
197#define CR0_EM_MASK (1 << 2)
bellard2c0262a2003-09-30 20:34:21 +0000198#define CR0_TS_MASK (1 << 3)
bellard2ee73ac2004-05-08 21:08:41 +0000199#define CR0_ET_MASK (1 << 4)
bellard7eee2a52004-02-25 23:17:58 +0000200#define CR0_NE_MASK (1 << 5)
bellard2c0262a2003-09-30 20:34:21 +0000201#define CR0_WP_MASK (1 << 16)
202#define CR0_AM_MASK (1 << 18)
203#define CR0_PG_MASK (1 << 31)
204
205#define CR4_VME_MASK (1 << 0)
206#define CR4_PVI_MASK (1 << 1)
207#define CR4_TSD_MASK (1 << 2)
208#define CR4_DE_MASK (1 << 3)
209#define CR4_PSE_MASK (1 << 4)
bellard64a595f2004-02-03 23:27:13 +0000210#define CR4_PAE_MASK (1 << 5)
Huang Ying79c4f6b2009-06-23 10:05:14 +0800211#define CR4_MCE_MASK (1 << 6)
bellard64a595f2004-02-03 23:27:13 +0000212#define CR4_PGE_MASK (1 << 7)
bellard14ce26e2005-01-03 23:50:08 +0000213#define CR4_PCE_MASK (1 << 8)
aliguori0650f1a2008-11-05 15:28:47 +0000214#define CR4_OSFXSR_SHIFT 9
215#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
bellard14ce26e2005-01-03 23:50:08 +0000216#define CR4_OSXMMEXCPT_MASK (1 << 10)
H. Peter Anvina9321a42012-09-26 13:18:43 -0700217#define CR4_VMXE_MASK (1 << 13)
218#define CR4_SMXE_MASK (1 << 14)
219#define CR4_FSGSBASE_MASK (1 << 16)
220#define CR4_PCIDE_MASK (1 << 17)
221#define CR4_OSXSAVE_MASK (1 << 18)
222#define CR4_SMEP_MASK (1 << 20)
223#define CR4_SMAP_MASK (1 << 21)
bellard2c0262a2003-09-30 20:34:21 +0000224
aliguori01df0402008-11-18 21:08:15 +0000225#define DR6_BD (1 << 13)
226#define DR6_BS (1 << 14)
227#define DR6_BT (1 << 15)
228#define DR6_FIXED_1 0xffff0ff0
229
230#define DR7_GD (1 << 13)
231#define DR7_TYPE_SHIFT 16
232#define DR7_LEN_SHIFT 18
233#define DR7_FIXED_1 0x00000400
234
bellard2c0262a2003-09-30 20:34:21 +0000235#define PG_PRESENT_BIT 0
236#define PG_RW_BIT 1
237#define PG_USER_BIT 2
238#define PG_PWT_BIT 3
239#define PG_PCD_BIT 4
240#define PG_ACCESSED_BIT 5
241#define PG_DIRTY_BIT 6
242#define PG_PSE_BIT 7
243#define PG_GLOBAL_BIT 8
bellard5cf38392005-11-28 21:02:43 +0000244#define PG_NX_BIT 63
bellard2c0262a2003-09-30 20:34:21 +0000245
246#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
247#define PG_RW_MASK (1 << PG_RW_BIT)
248#define PG_USER_MASK (1 << PG_USER_BIT)
249#define PG_PWT_MASK (1 << PG_PWT_BIT)
250#define PG_PCD_MASK (1 << PG_PCD_BIT)
251#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
252#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
253#define PG_PSE_MASK (1 << PG_PSE_BIT)
254#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
Jan Kiszka3f2cbf02012-03-06 15:22:02 +0100255#define PG_HI_USER_MASK 0x7ff0000000000000LL
bellard5cf38392005-11-28 21:02:43 +0000256#define PG_NX_MASK (1LL << PG_NX_BIT)
bellard2c0262a2003-09-30 20:34:21 +0000257
258#define PG_ERROR_W_BIT 1
259
260#define PG_ERROR_P_MASK 0x01
261#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
262#define PG_ERROR_U_MASK 0x04
263#define PG_ERROR_RSVD_MASK 0x08
bellard5cf38392005-11-28 21:02:43 +0000264#define PG_ERROR_I_D_MASK 0x10
bellard2c0262a2003-09-30 20:34:21 +0000265
Marcelo Tosattic0532a72010-10-11 15:31:21 -0300266#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
267#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
Huang Ying79c4f6b2009-06-23 10:05:14 +0800268
Marcelo Tosattic0532a72010-10-11 15:31:21 -0300269#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
Huang Ying79c4f6b2009-06-23 10:05:14 +0800270#define MCE_BANKS_DEF 10
271
Marcelo Tosattic0532a72010-10-11 15:31:21 -0300272#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
273#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
Anthony Liguorie6a05752009-07-10 13:39:34 -0500274#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
Huang Ying79c4f6b2009-06-23 10:05:14 +0800275
Anthony Liguorie6a05752009-07-10 13:39:34 -0500276#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
277#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
278#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
Marcelo Tosattic0532a72010-10-11 15:31:21 -0300279#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
280#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
281#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
282#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
283#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
284#define MCI_STATUS_AR (1ULL<<55) /* Action required */
285
286/* MISC register defines */
287#define MCM_ADDR_SEGOFF 0 /* segment offset */
288#define MCM_ADDR_LINEAR 1 /* linear address */
289#define MCM_ADDR_PHYS 2 /* physical address */
290#define MCM_ADDR_MEM 3 /* memory address */
291#define MCM_ADDR_GENERIC 7 /* generic */
Huang Ying79c4f6b2009-06-23 10:05:14 +0800292
aliguori0650f1a2008-11-05 15:28:47 +0000293#define MSR_IA32_TSC 0x10
bellard2c0262a2003-09-30 20:34:21 +0000294#define MSR_IA32_APICBASE 0x1b
295#define MSR_IA32_APICBASE_BSP (1<<8)
296#define MSR_IA32_APICBASE_ENABLE (1<<11)
297#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
Liu, Jinsongaa82ba52011-10-05 16:52:32 -0300298#define MSR_IA32_TSCDEADLINE 0x6e0
bellard2c0262a2003-09-30 20:34:21 +0000299
aliguoridd5e3b12009-01-29 17:02:17 +0000300#define MSR_MTRRcap 0xfe
301#define MSR_MTRRcap_VCNT 8
302#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
303#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
304
bellard2c0262a2003-09-30 20:34:21 +0000305#define MSR_IA32_SYSENTER_CS 0x174
306#define MSR_IA32_SYSENTER_ESP 0x175
307#define MSR_IA32_SYSENTER_EIP 0x176
308
bellard8f091a52005-07-23 17:41:26 +0000309#define MSR_MCG_CAP 0x179
310#define MSR_MCG_STATUS 0x17a
311#define MSR_MCG_CTL 0x17b
312
balroge737b322008-09-25 18:11:30 +0000313#define MSR_IA32_PERF_STATUS 0x198
314
Avi Kivity21e87c42011-10-04 16:26:35 +0200315#define MSR_IA32_MISC_ENABLE 0x1a0
316/* Indicates good rep/movs microcode on some processors: */
317#define MSR_IA32_MISC_ENABLE_DEFAULT 1
318
aliguori165d9b82009-01-26 17:53:04 +0000319#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
320#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
321
322#define MSR_MTRRfix64K_00000 0x250
323#define MSR_MTRRfix16K_80000 0x258
324#define MSR_MTRRfix16K_A0000 0x259
325#define MSR_MTRRfix4K_C0000 0x268
326#define MSR_MTRRfix4K_C8000 0x269
327#define MSR_MTRRfix4K_D0000 0x26a
328#define MSR_MTRRfix4K_D8000 0x26b
329#define MSR_MTRRfix4K_E0000 0x26c
330#define MSR_MTRRfix4K_E8000 0x26d
331#define MSR_MTRRfix4K_F0000 0x26e
332#define MSR_MTRRfix4K_F8000 0x26f
333
bellard8f091a52005-07-23 17:41:26 +0000334#define MSR_PAT 0x277
335
aliguori165d9b82009-01-26 17:53:04 +0000336#define MSR_MTRRdefType 0x2ff
337
Huang Ying79c4f6b2009-06-23 10:05:14 +0800338#define MSR_MC0_CTL 0x400
339#define MSR_MC0_STATUS 0x401
340#define MSR_MC0_ADDR 0x402
341#define MSR_MC0_MISC 0x403
342
bellard14ce26e2005-01-03 23:50:08 +0000343#define MSR_EFER 0xc0000080
344
345#define MSR_EFER_SCE (1 << 0)
346#define MSR_EFER_LME (1 << 8)
347#define MSR_EFER_LMA (1 << 10)
348#define MSR_EFER_NXE (1 << 11)
bellard872929a2008-05-28 16:16:54 +0000349#define MSR_EFER_SVME (1 << 12)
bellard14ce26e2005-01-03 23:50:08 +0000350#define MSR_EFER_FFXSR (1 << 14)
351
352#define MSR_STAR 0xc0000081
353#define MSR_LSTAR 0xc0000082
354#define MSR_CSTAR 0xc0000083
355#define MSR_FMASK 0xc0000084
356#define MSR_FSBASE 0xc0000100
357#define MSR_GSBASE 0xc0000101
358#define MSR_KERNELGSBASE 0xc0000102
Andre Przywara1b050072009-09-19 00:30:49 +0200359#define MSR_TSC_AUX 0xc0000103
bellard14ce26e2005-01-03 23:50:08 +0000360
ths0573fbf2007-09-23 15:28:04 +0000361#define MSR_VM_HSAVE_PA 0xc0010117
362
bellard14ce26e2005-01-03 23:50:08 +0000363/* cpuid_features bits */
364#define CPUID_FP87 (1 << 0)
365#define CPUID_VME (1 << 1)
366#define CPUID_DE (1 << 2)
367#define CPUID_PSE (1 << 3)
368#define CPUID_TSC (1 << 4)
369#define CPUID_MSR (1 << 5)
370#define CPUID_PAE (1 << 6)
371#define CPUID_MCE (1 << 7)
372#define CPUID_CX8 (1 << 8)
373#define CPUID_APIC (1 << 9)
374#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
375#define CPUID_MTRR (1 << 12)
376#define CPUID_PGE (1 << 13)
377#define CPUID_MCA (1 << 14)
378#define CPUID_CMOV (1 << 15)
bellard8f091a52005-07-23 17:41:26 +0000379#define CPUID_PAT (1 << 16)
bellard8988ae82006-09-27 19:54:02 +0000380#define CPUID_PSE36 (1 << 17)
bellarda049de62007-11-08 13:28:47 +0000381#define CPUID_PN (1 << 18)
bellard8f091a52005-07-23 17:41:26 +0000382#define CPUID_CLFLUSH (1 << 19)
bellarda049de62007-11-08 13:28:47 +0000383#define CPUID_DTS (1 << 21)
384#define CPUID_ACPI (1 << 22)
bellard14ce26e2005-01-03 23:50:08 +0000385#define CPUID_MMX (1 << 23)
386#define CPUID_FXSR (1 << 24)
387#define CPUID_SSE (1 << 25)
388#define CPUID_SSE2 (1 << 26)
bellarda049de62007-11-08 13:28:47 +0000389#define CPUID_SS (1 << 27)
390#define CPUID_HT (1 << 28)
391#define CPUID_TM (1 << 29)
392#define CPUID_IA64 (1 << 30)
393#define CPUID_PBE (1 << 31)
bellard14ce26e2005-01-03 23:50:08 +0000394
bellard465e9832006-04-23 21:54:01 +0000395#define CPUID_EXT_SSE3 (1 << 0)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300396#define CPUID_EXT_PCLMULQDQ (1 << 1)
pbrook558fa832008-09-29 13:55:36 +0000397#define CPUID_EXT_DTES64 (1 << 2)
bellard9df217a2005-02-10 22:05:51 +0000398#define CPUID_EXT_MONITOR (1 << 3)
bellarda049de62007-11-08 13:28:47 +0000399#define CPUID_EXT_DSCPL (1 << 4)
400#define CPUID_EXT_VMX (1 << 5)
401#define CPUID_EXT_SMX (1 << 6)
402#define CPUID_EXT_EST (1 << 7)
403#define CPUID_EXT_TM2 (1 << 8)
404#define CPUID_EXT_SSSE3 (1 << 9)
405#define CPUID_EXT_CID (1 << 10)
bellard9df217a2005-02-10 22:05:51 +0000406#define CPUID_EXT_CX16 (1 << 13)
bellarda049de62007-11-08 13:28:47 +0000407#define CPUID_EXT_XTPR (1 << 14)
pbrook558fa832008-09-29 13:55:36 +0000408#define CPUID_EXT_PDCM (1 << 15)
409#define CPUID_EXT_DCA (1 << 18)
410#define CPUID_EXT_SSE41 (1 << 19)
411#define CPUID_EXT_SSE42 (1 << 20)
412#define CPUID_EXT_X2APIC (1 << 21)
413#define CPUID_EXT_MOVBE (1 << 22)
414#define CPUID_EXT_POPCNT (1 << 23)
Liu, Jinsonga75b3e02012-07-03 02:35:10 +0800415#define CPUID_EXT_TSC_DEADLINE_TIMER (1 << 24)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300416#define CPUID_EXT_AES (1 << 25)
pbrook558fa832008-09-29 13:55:36 +0000417#define CPUID_EXT_XSAVE (1 << 26)
418#define CPUID_EXT_OSXSAVE (1 << 27)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300419#define CPUID_EXT_AVX (1 << 28)
Andre Przywara6c0d7ee2009-06-25 00:08:04 +0200420#define CPUID_EXT_HYPERVISOR (1 << 31)
bellard9df217a2005-02-10 22:05:51 +0000421
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300422#define CPUID_EXT2_FPU (1 << 0)
Eduardo Habkost8fad4b42012-09-06 10:05:36 +0000423#define CPUID_EXT2_VME (1 << 1)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300424#define CPUID_EXT2_DE (1 << 2)
425#define CPUID_EXT2_PSE (1 << 3)
426#define CPUID_EXT2_TSC (1 << 4)
427#define CPUID_EXT2_MSR (1 << 5)
428#define CPUID_EXT2_PAE (1 << 6)
429#define CPUID_EXT2_MCE (1 << 7)
430#define CPUID_EXT2_CX8 (1 << 8)
431#define CPUID_EXT2_APIC (1 << 9)
bellard9df217a2005-02-10 22:05:51 +0000432#define CPUID_EXT2_SYSCALL (1 << 11)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300433#define CPUID_EXT2_MTRR (1 << 12)
434#define CPUID_EXT2_PGE (1 << 13)
435#define CPUID_EXT2_MCA (1 << 14)
436#define CPUID_EXT2_CMOV (1 << 15)
437#define CPUID_EXT2_PAT (1 << 16)
438#define CPUID_EXT2_PSE36 (1 << 17)
bellarda049de62007-11-08 13:28:47 +0000439#define CPUID_EXT2_MP (1 << 19)
bellard9df217a2005-02-10 22:05:51 +0000440#define CPUID_EXT2_NX (1 << 20)
bellarda049de62007-11-08 13:28:47 +0000441#define CPUID_EXT2_MMXEXT (1 << 22)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300442#define CPUID_EXT2_MMX (1 << 23)
443#define CPUID_EXT2_FXSR (1 << 24)
bellard8d9bfc22005-04-23 17:46:55 +0000444#define CPUID_EXT2_FFXSR (1 << 25)
bellarda049de62007-11-08 13:28:47 +0000445#define CPUID_EXT2_PDPE1GB (1 << 26)
446#define CPUID_EXT2_RDTSCP (1 << 27)
bellard9df217a2005-02-10 22:05:51 +0000447#define CPUID_EXT2_LM (1 << 29)
bellarda049de62007-11-08 13:28:47 +0000448#define CPUID_EXT2_3DNOWEXT (1 << 30)
449#define CPUID_EXT2_3DNOW (1 << 31)
bellard9df217a2005-02-10 22:05:51 +0000450
Eduardo Habkost8fad4b42012-09-06 10:05:36 +0000451/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
452#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
453 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
454 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
455 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
456 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
457 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
458 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
459 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
460 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
461
bellarda049de62007-11-08 13:28:47 +0000462#define CPUID_EXT3_LAHF_LM (1 << 0)
463#define CPUID_EXT3_CMP_LEG (1 << 1)
ths0573fbf2007-09-23 15:28:04 +0000464#define CPUID_EXT3_SVM (1 << 2)
bellarda049de62007-11-08 13:28:47 +0000465#define CPUID_EXT3_EXTAPIC (1 << 3)
466#define CPUID_EXT3_CR8LEG (1 << 4)
467#define CPUID_EXT3_ABM (1 << 5)
468#define CPUID_EXT3_SSE4A (1 << 6)
469#define CPUID_EXT3_MISALIGNSSE (1 << 7)
470#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
471#define CPUID_EXT3_OSVW (1 << 9)
472#define CPUID_EXT3_IBS (1 << 10)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300473#define CPUID_EXT3_XOP (1 << 11)
bellard872929a2008-05-28 16:16:54 +0000474#define CPUID_EXT3_SKINIT (1 << 12)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300475#define CPUID_EXT3_FMA4 (1 << 16)
ths0573fbf2007-09-23 15:28:04 +0000476
Joerg Roedel296acb62010-09-27 15:16:17 +0200477#define CPUID_SVM_NPT (1 << 0)
478#define CPUID_SVM_LBRV (1 << 1)
479#define CPUID_SVM_SVMLOCK (1 << 2)
480#define CPUID_SVM_NRIPSAVE (1 << 3)
481#define CPUID_SVM_TSCSCALE (1 << 4)
482#define CPUID_SVM_VMCBCLEAN (1 << 5)
483#define CPUID_SVM_FLUSHASID (1 << 6)
484#define CPUID_SVM_DECODEASSIST (1 << 7)
485#define CPUID_SVM_PAUSEFILTER (1 << 10)
486#define CPUID_SVM_PFTHRESHOLD (1 << 12)
487
H. Peter Anvina9321a42012-09-26 13:18:43 -0700488#define CPUID_7_0_EBX_SMEP (1 << 7)
489#define CPUID_7_0_EBX_SMAP (1 << 20)
490
balrogc5096da2008-09-25 18:08:05 +0000491#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
492#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
493#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
494
495#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800496#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
balrogc5096da2008-09-25 18:08:05 +0000497#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
498
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800499#define CPUID_VENDOR_VIA_1 0x746e6543 /* "Cent" */
500#define CPUID_VENDOR_VIA_2 0x48727561 /* "aurH" */
501#define CPUID_VENDOR_VIA_3 0x736c7561 /* "auls" */
502
balroge737b322008-09-25 18:11:30 +0000503#define CPUID_MWAIT_IBE (1 << 1) /* Interrupts can exit capability */
balroga876e282008-09-26 21:03:37 +0000504#define CPUID_MWAIT_EMX (1 << 0) /* enumeration supported */
balroge737b322008-09-25 18:11:30 +0000505
bellard2c0262a2003-09-30 20:34:21 +0000506#define EXCP00_DIVZ 0
aliguori01df0402008-11-18 21:08:15 +0000507#define EXCP01_DB 1
bellard2c0262a2003-09-30 20:34:21 +0000508#define EXCP02_NMI 2
509#define EXCP03_INT3 3
510#define EXCP04_INTO 4
511#define EXCP05_BOUND 5
512#define EXCP06_ILLOP 6
513#define EXCP07_PREX 7
514#define EXCP08_DBLE 8
515#define EXCP09_XERR 9
516#define EXCP0A_TSS 10
517#define EXCP0B_NOSEG 11
518#define EXCP0C_STACK 12
519#define EXCP0D_GPF 13
520#define EXCP0E_PAGE 14
521#define EXCP10_COPR 16
522#define EXCP11_ALGN 17
523#define EXCP12_MCHK 18
524
bellardd2fd1af2007-11-14 18:08:56 +0000525#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
526 for syscall instruction */
527
Richard Henderson00a152b2011-05-04 13:34:30 -0700528/* i386-specific interrupt pending bits. */
Jan Kiszka5d62c432012-07-09 16:42:32 +0200529#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
Richard Henderson00a152b2011-05-04 13:34:30 -0700530#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
Richard Henderson85097db2011-05-04 13:34:31 -0700531#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
Richard Henderson00a152b2011-05-04 13:34:30 -0700532#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
533#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
534#define CPU_INTERRUPT_INIT CPU_INTERRUPT_TGT_INT_1
535#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_2
Jan Kiszkad362e752012-02-17 18:31:17 +0100536#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_3
Richard Henderson00a152b2011-05-04 13:34:30 -0700537
538
bellard2c0262a2003-09-30 20:34:21 +0000539enum {
540 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
ths1235fc02008-06-03 19:51:57 +0000541 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
bellardd36cd602003-12-02 22:01:31 +0000542
543 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
544 CC_OP_MULW,
545 CC_OP_MULL,
bellard14ce26e2005-01-03 23:50:08 +0000546 CC_OP_MULQ,
bellard2c0262a2003-09-30 20:34:21 +0000547
548 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
549 CC_OP_ADDW,
550 CC_OP_ADDL,
bellard14ce26e2005-01-03 23:50:08 +0000551 CC_OP_ADDQ,
bellard2c0262a2003-09-30 20:34:21 +0000552
553 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
554 CC_OP_ADCW,
555 CC_OP_ADCL,
bellard14ce26e2005-01-03 23:50:08 +0000556 CC_OP_ADCQ,
bellard2c0262a2003-09-30 20:34:21 +0000557
558 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
559 CC_OP_SUBW,
560 CC_OP_SUBL,
bellard14ce26e2005-01-03 23:50:08 +0000561 CC_OP_SUBQ,
bellard2c0262a2003-09-30 20:34:21 +0000562
563 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
564 CC_OP_SBBW,
565 CC_OP_SBBL,
bellard14ce26e2005-01-03 23:50:08 +0000566 CC_OP_SBBQ,
bellard2c0262a2003-09-30 20:34:21 +0000567
568 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
569 CC_OP_LOGICW,
570 CC_OP_LOGICL,
bellard14ce26e2005-01-03 23:50:08 +0000571 CC_OP_LOGICQ,
bellard2c0262a2003-09-30 20:34:21 +0000572
573 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
574 CC_OP_INCW,
575 CC_OP_INCL,
bellard14ce26e2005-01-03 23:50:08 +0000576 CC_OP_INCQ,
bellard2c0262a2003-09-30 20:34:21 +0000577
578 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
579 CC_OP_DECW,
580 CC_OP_DECL,
bellard14ce26e2005-01-03 23:50:08 +0000581 CC_OP_DECQ,
bellard2c0262a2003-09-30 20:34:21 +0000582
bellard6b652792004-07-12 20:33:47 +0000583 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
bellard2c0262a2003-09-30 20:34:21 +0000584 CC_OP_SHLW,
585 CC_OP_SHLL,
bellard14ce26e2005-01-03 23:50:08 +0000586 CC_OP_SHLQ,
bellard2c0262a2003-09-30 20:34:21 +0000587
588 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
589 CC_OP_SARW,
590 CC_OP_SARL,
bellard14ce26e2005-01-03 23:50:08 +0000591 CC_OP_SARQ,
bellard2c0262a2003-09-30 20:34:21 +0000592
593 CC_OP_NB,
594};
595
bellard2c0262a2003-09-30 20:34:21 +0000596typedef struct SegmentCache {
597 uint32_t selector;
bellard14ce26e2005-01-03 23:50:08 +0000598 target_ulong base;
bellard2c0262a2003-09-30 20:34:21 +0000599 uint32_t limit;
600 uint32_t flags;
601} SegmentCache;
602
bellard826461b2005-01-06 20:44:11 +0000603typedef union {
bellard664e0f12005-01-08 18:58:29 +0000604 uint8_t _b[16];
605 uint16_t _w[8];
606 uint32_t _l[4];
607 uint64_t _q[2];
bellard7a0e1f42005-03-13 17:01:47 +0000608 float32 _s[4];
609 float64 _d[2];
bellard14ce26e2005-01-03 23:50:08 +0000610} XMMReg;
611
bellard826461b2005-01-06 20:44:11 +0000612typedef union {
613 uint8_t _b[8];
aurel32a35f3ec2008-04-08 19:51:29 +0000614 uint16_t _w[4];
615 uint32_t _l[2];
616 float32 _s[2];
bellard826461b2005-01-06 20:44:11 +0000617 uint64_t q;
618} MMXReg;
619
Juan Quintelae2542fe2009-07-27 16:13:06 +0200620#ifdef HOST_WORDS_BIGENDIAN
bellard826461b2005-01-06 20:44:11 +0000621#define XMM_B(n) _b[15 - (n)]
622#define XMM_W(n) _w[7 - (n)]
623#define XMM_L(n) _l[3 - (n)]
bellard664e0f12005-01-08 18:58:29 +0000624#define XMM_S(n) _s[3 - (n)]
bellard826461b2005-01-06 20:44:11 +0000625#define XMM_Q(n) _q[1 - (n)]
bellard664e0f12005-01-08 18:58:29 +0000626#define XMM_D(n) _d[1 - (n)]
bellard826461b2005-01-06 20:44:11 +0000627
628#define MMX_B(n) _b[7 - (n)]
629#define MMX_W(n) _w[3 - (n)]
630#define MMX_L(n) _l[1 - (n)]
aurel32a35f3ec2008-04-08 19:51:29 +0000631#define MMX_S(n) _s[1 - (n)]
bellard826461b2005-01-06 20:44:11 +0000632#else
633#define XMM_B(n) _b[n]
634#define XMM_W(n) _w[n]
635#define XMM_L(n) _l[n]
bellard664e0f12005-01-08 18:58:29 +0000636#define XMM_S(n) _s[n]
bellard826461b2005-01-06 20:44:11 +0000637#define XMM_Q(n) _q[n]
bellard664e0f12005-01-08 18:58:29 +0000638#define XMM_D(n) _d[n]
bellard826461b2005-01-06 20:44:11 +0000639
640#define MMX_B(n) _b[n]
641#define MMX_W(n) _w[n]
642#define MMX_L(n) _l[n]
aurel32a35f3ec2008-04-08 19:51:29 +0000643#define MMX_S(n) _s[n]
bellard826461b2005-01-06 20:44:11 +0000644#endif
bellard664e0f12005-01-08 18:58:29 +0000645#define MMX_Q(n) q
bellard826461b2005-01-06 20:44:11 +0000646
Juan Quintelaacc68832009-09-29 22:48:58 +0200647typedef union {
Aurelien Jarnoc31da132011-05-15 14:09:18 +0200648 floatx80 d __attribute__((aligned(16)));
Juan Quintelaacc68832009-09-29 22:48:58 +0200649 MMXReg mmx;
650} FPReg;
651
Juan Quintelac1a54d52009-09-29 22:48:59 +0200652typedef struct {
653 uint64_t base;
654 uint64_t mask;
655} MTRRVar;
656
Jan Kiszka5f30fa12009-09-17 18:14:13 +0200657#define CPU_NB_REGS64 16
658#define CPU_NB_REGS32 8
659
bellard14ce26e2005-01-03 23:50:08 +0000660#ifdef TARGET_X86_64
Jan Kiszka5f30fa12009-09-17 18:14:13 +0200661#define CPU_NB_REGS CPU_NB_REGS64
bellard14ce26e2005-01-03 23:50:08 +0000662#else
Jan Kiszka5f30fa12009-09-17 18:14:13 +0200663#define CPU_NB_REGS CPU_NB_REGS32
bellard14ce26e2005-01-03 23:50:08 +0000664#endif
665
H. Peter Anvina9321a42012-09-26 13:18:43 -0700666#define NB_MMU_MODES 3
j_mayer6ebbf392007-10-14 07:07:08 +0000667
Jan Kiszkad362e752012-02-17 18:31:17 +0100668typedef enum TPRAccess {
669 TPR_ACCESS_READ,
670 TPR_ACCESS_WRITE,
671} TPRAccess;
672
bellard2c0262a2003-09-30 20:34:21 +0000673typedef struct CPUX86State {
674 /* standard registers */
bellard14ce26e2005-01-03 23:50:08 +0000675 target_ulong regs[CPU_NB_REGS];
676 target_ulong eip;
677 target_ulong eflags; /* eflags register. During CPU emulation, CC
bellard2c0262a2003-09-30 20:34:21 +0000678 flags and DF are set to zero because they are
679 stored elsewhere */
680
681 /* emulator internal eflags handling */
bellard14ce26e2005-01-03 23:50:08 +0000682 target_ulong cc_src;
683 target_ulong cc_dst;
bellard2c0262a2003-09-30 20:34:21 +0000684 uint32_t cc_op;
685 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
bellarddb620f42008-06-04 17:02:19 +0000686 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
687 are known at translation time. */
688 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
bellard2c0262a2003-09-30 20:34:21 +0000689
bellard9df217a2005-02-10 22:05:51 +0000690 /* segments */
691 SegmentCache segs[6]; /* selector values */
692 SegmentCache ldt;
693 SegmentCache tr;
694 SegmentCache gdt; /* only base and limit are used */
695 SegmentCache idt; /* only base and limit are used */
696
bellarddb620f42008-06-04 17:02:19 +0000697 target_ulong cr[5]; /* NOTE: cr1 is unused */
Juan Quintela5ee0ffa2009-09-29 22:48:49 +0200698 int32_t a20_mask;
bellard9df217a2005-02-10 22:05:51 +0000699
bellard2c0262a2003-09-30 20:34:21 +0000700 /* FPU state */
701 unsigned int fpstt; /* top of stack index */
Juan Quintela67b8f412009-09-29 22:48:51 +0200702 uint16_t fpus;
Juan Quintelaeb831622009-09-29 22:48:50 +0200703 uint16_t fpuc;
bellard2c0262a2003-09-30 20:34:21 +0000704 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
Juan Quintelaacc68832009-09-29 22:48:58 +0200705 FPReg fpregs[8];
Jan Kiszka42cc8fa2011-06-15 15:17:26 +0200706 /* KVM-only so far */
707 uint16_t fpop;
708 uint64_t fpip;
709 uint64_t fpdp;
bellard2c0262a2003-09-30 20:34:21 +0000710
711 /* emulator internal variables */
bellard7a0e1f42005-03-13 17:01:47 +0000712 float_status fp_status;
Aurelien Jarnoc31da132011-05-15 14:09:18 +0200713 floatx80 ft0;
ths3b46e622007-09-17 08:09:54 +0000714
aurel32a35f3ec2008-04-08 19:51:29 +0000715 float_status mmx_status; /* for 3DNow! float ops */
bellard7a0e1f42005-03-13 17:01:47 +0000716 float_status sse_status;
bellard664e0f12005-01-08 18:58:29 +0000717 uint32_t mxcsr;
bellard14ce26e2005-01-03 23:50:08 +0000718 XMMReg xmm_regs[CPU_NB_REGS];
719 XMMReg xmm_t0;
bellard664e0f12005-01-08 18:58:29 +0000720 MMXReg mmx_t0;
bellard1e4840b2008-05-25 17:26:41 +0000721 target_ulong cc_tmp; /* temporary for rcr/rcl */
bellard14ce26e2005-01-03 23:50:08 +0000722
bellard2c0262a2003-09-30 20:34:21 +0000723 /* sysenter registers */
724 uint32_t sysenter_cs;
balrog2436b612008-09-25 18:16:18 +0000725 target_ulong sysenter_esp;
726 target_ulong sysenter_eip;
bellard8d9bfc22005-04-23 17:46:55 +0000727 uint64_t efer;
728 uint64_t star;
ths0573fbf2007-09-23 15:28:04 +0000729
bellard5cc1d1e2008-06-04 18:29:25 +0000730 uint64_t vm_hsave;
731 uint64_t vm_vmcb;
bellard33c263d2008-06-04 17:39:33 +0000732 uint64_t tsc_offset;
ths0573fbf2007-09-23 15:28:04 +0000733 uint64_t intercept;
734 uint16_t intercept_cr_read;
735 uint16_t intercept_cr_write;
736 uint16_t intercept_dr_read;
737 uint16_t intercept_dr_write;
738 uint32_t intercept_exceptions;
bellarddb620f42008-06-04 17:02:19 +0000739 uint8_t v_tpr;
ths0573fbf2007-09-23 15:28:04 +0000740
bellard14ce26e2005-01-03 23:50:08 +0000741#ifdef TARGET_X86_64
bellard14ce26e2005-01-03 23:50:08 +0000742 target_ulong lstar;
743 target_ulong cstar;
744 target_ulong fmask;
745 target_ulong kernelgsbase;
746#endif
Glauber Costa1a036752009-10-22 10:26:56 -0200747 uint64_t system_time_msr;
748 uint64_t wall_clock_msr;
Gleb Natapovf6584ee2010-10-24 14:27:55 +0200749 uint64_t async_pf_en_msr;
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +0300750 uint64_t pv_eoi_en_msr;
bellard58fe2f12004-02-16 22:11:32 +0000751
aliguori7ba1e612008-11-05 16:04:33 +0000752 uint64_t tsc;
Liu, Jinsongaa82ba52011-10-05 16:52:32 -0300753 uint64_t tsc_deadline;
aliguori7ba1e612008-11-05 16:04:33 +0000754
Jan Kiszka18559232011-03-02 08:56:07 +0100755 uint64_t mcg_status;
Avi Kivity21e87c42011-10-04 16:26:35 +0200756 uint64_t msr_ia32_misc_enable;
Jan Kiszka18559232011-03-02 08:56:07 +0100757
bellard2c0262a2003-09-30 20:34:21 +0000758 /* exception/interrupt handling */
bellard2c0262a2003-09-30 20:34:21 +0000759 int error_code;
760 int exception_is_int;
bellard826461b2005-01-06 20:44:11 +0000761 target_ulong exception_next_eip;
bellard14ce26e2005-01-03 23:50:08 +0000762 target_ulong dr[8]; /* debug registers */
aliguori01df0402008-11-18 21:08:15 +0000763 union {
764 CPUBreakpoint *cpu_breakpoint[4];
765 CPUWatchpoint *cpu_watchpoint[4];
766 }; /* break/watchpoints for dr[0..3] */
bellard3b21e032006-09-24 18:41:56 +0000767 uint32_t smbase;
ths678dde12007-03-31 20:28:52 +0000768 int old_exception; /* exception in flight */
bellard2c0262a2003-09-30 20:34:21 +0000769
Jan Kiszkad8f771d2011-01-21 21:48:21 +0100770 /* KVM states, automatically cleared on reset */
771 uint8_t nmi_injected;
772 uint8_t nmi_pending;
773
bellarda316d332005-11-20 10:32:34 +0000774 CPU_COMMON
bellard2c0262a2003-09-30 20:34:21 +0000775
Jan Kiszkaebda3772011-03-15 12:26:21 +0100776 uint64_t pat;
777
bellard14ce26e2005-01-03 23:50:08 +0000778 /* processor features (e.g. for CPUID insn) */
bellard8d9bfc22005-04-23 17:46:55 +0000779 uint32_t cpuid_level;
bellard14ce26e2005-01-03 23:50:08 +0000780 uint32_t cpuid_vendor1;
781 uint32_t cpuid_vendor2;
782 uint32_t cpuid_vendor3;
783 uint32_t cpuid_version;
784 uint32_t cpuid_features;
bellard9df217a2005-02-10 22:05:51 +0000785 uint32_t cpuid_ext_features;
bellard8d9bfc22005-04-23 17:46:55 +0000786 uint32_t cpuid_xlevel;
787 uint32_t cpuid_model[12];
788 uint32_t cpuid_ext2_features;
ths0573fbf2007-09-23 15:28:04 +0000789 uint32_t cpuid_ext3_features;
thseae76292007-04-03 16:38:34 +0000790 uint32_t cpuid_apic_id;
Andre Przywaraef768132009-06-06 01:03:29 +0200791 int cpuid_vendor_override;
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800792 /* Store the results of Centaur's CPUID instructions */
793 uint32_t cpuid_xlevel2;
794 uint32_t cpuid_ext4_features;
Eduardo Habkost13526722012-05-21 11:27:02 -0300795 /* Flags from CPUID[EAX=7,ECX=0].EBX */
H. Peter Anvina9321a42012-09-26 13:18:43 -0700796 uint32_t cpuid_7_0_ebx_features;
ths3b46e622007-09-17 08:09:54 +0000797
aliguori165d9b82009-01-26 17:53:04 +0000798 /* MTRRs */
799 uint64_t mtrr_fixed[11];
800 uint64_t mtrr_deftype;
Juan Quintelac1a54d52009-09-29 22:48:59 +0200801 MTRRVar mtrr_var[8];
aliguori165d9b82009-01-26 17:53:04 +0000802
aliguori7ba1e612008-11-05 16:04:33 +0000803 /* For KVM */
Jan Kiszkaf8d926e2009-05-02 02:18:38 +0200804 uint32_t mp_state;
Jan Kiszka31827372009-12-14 12:26:17 +0100805 int32_t exception_injected;
Jan Kiszka0e607a82009-11-06 19:39:24 +0100806 int32_t interrupt_injected;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +0100807 uint8_t soft_interrupt;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +0100808 uint8_t has_error_code;
809 uint32_t sipi_vector;
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200810 uint32_t cpuid_kvm_features;
Joerg Roedel296acb62010-09-27 15:16:17 +0200811 uint32_t cpuid_svm_features;
Glauber Costab8cc45d2011-02-03 14:19:53 -0500812 bool tsc_valid;
Joerg Roedelb862d1f2011-07-07 16:13:12 +0200813 int tsc_khz;
Jan Kiszkafabacc02011-10-27 19:25:58 +0200814 void *kvm_xsave_buf;
815
bellard14ce26e2005-01-03 23:50:08 +0000816 /* in order to simplify APIC support, we leave this pointer to the
817 user */
Blue Swirl92a16d72010-06-19 07:47:42 +0000818 struct DeviceState *apic_state;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800819
Andreas Färberac6c4122010-12-19 17:22:41 +0100820 uint64_t mcg_cap;
Andreas Färberac6c4122010-12-19 17:22:41 +0100821 uint64_t mcg_ctl;
822 uint64_t mce_banks[MCE_BANKS_DEF*4];
Andre Przywara1b050072009-09-19 00:30:49 +0200823
824 uint64_t tsc_aux;
Aurelien Jarno5a2d0e52009-10-05 22:41:04 +0200825
826 /* vmstate */
827 uint16_t fpus_vmstate;
828 uint16_t fptag_vmstate;
829 uint16_t fpregs_format_vmstate;
Sheng Yangf1665b22010-06-17 17:53:07 +0800830
831 uint64_t xstate_bv;
832 XMMReg ymmh_regs[CPU_NB_REGS];
833
834 uint64_t xcr0;
Jan Kiszkad362e752012-02-17 18:31:17 +0100835
836 TPRAccess tpr_access_type;
bellard2c0262a2003-09-30 20:34:21 +0000837} CPUX86State;
838
Andreas Färber5fd20872012-04-02 23:20:08 +0200839#include "cpu-qom.h"
840
Andreas Färberb47ed992012-05-02 18:42:46 +0200841X86CPU *cpu_x86_init(const char *cpu_model);
bellard2c0262a2003-09-30 20:34:21 +0000842int cpu_x86_exec(CPUX86State *s);
Peter Maydelle916cbf2012-09-05 17:41:08 -0300843void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
john cooperb5ec5ce2010-02-20 11:14:59 -0600844void x86_cpudef_setup(void);
Andreas Färber317ac622012-03-14 01:38:21 +0100845int cpu_x86_support_mca_broadcast(CPUX86State *env);
john cooperb5ec5ce2010-02-20 11:14:59 -0600846
bellardd720b932004-04-25 17:57:43 +0000847int cpu_get_pic_interrupt(CPUX86State *s);
bellard2ee73ac2004-05-08 21:08:41 +0000848/* MSDOS compatibility mode FPU exception support */
849void cpu_set_ferr(CPUX86State *s);
bellard2c0262a2003-09-30 20:34:21 +0000850
851/* this function must always be used to load data in the segment
852 cache: it synchronizes the hflags with the segment cache values */
ths5fafdf22007-09-16 21:08:06 +0000853static inline void cpu_x86_load_seg_cache(CPUX86State *env,
bellard2c0262a2003-09-30 20:34:21 +0000854 int seg_reg, unsigned int selector,
bellard8988ae82006-09-27 19:54:02 +0000855 target_ulong base,
ths5fafdf22007-09-16 21:08:06 +0000856 unsigned int limit,
bellard2c0262a2003-09-30 20:34:21 +0000857 unsigned int flags)
858{
859 SegmentCache *sc;
860 unsigned int new_hflags;
ths3b46e622007-09-17 08:09:54 +0000861
bellard2c0262a2003-09-30 20:34:21 +0000862 sc = &env->segs[seg_reg];
863 sc->selector = selector;
864 sc->base = base;
865 sc->limit = limit;
866 sc->flags = flags;
867
868 /* update the hidden flags */
bellard14ce26e2005-01-03 23:50:08 +0000869 {
870 if (seg_reg == R_CS) {
871#ifdef TARGET_X86_64
872 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
873 /* long mode */
874 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
875 env->hflags &= ~(HF_ADDSEG_MASK);
ths5fafdf22007-09-16 21:08:06 +0000876 } else
bellard14ce26e2005-01-03 23:50:08 +0000877#endif
878 {
879 /* legacy / compatibility case */
880 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
881 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
882 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
883 new_hflags;
884 }
885 }
886 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
887 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
888 if (env->hflags & HF_CS64_MASK) {
889 /* zero base assumed for DS, ES and SS in long mode */
ths5fafdf22007-09-16 21:08:06 +0000890 } else if (!(env->cr[0] & CR0_PE_MASK) ||
bellard735a8fd2005-01-12 22:36:43 +0000891 (env->eflags & VM_MASK) ||
892 !(env->hflags & HF_CS32_MASK)) {
bellard14ce26e2005-01-03 23:50:08 +0000893 /* XXX: try to avoid this test. The problem comes from the
894 fact that is real mode or vm86 mode we only modify the
895 'base' and 'selector' fields of the segment cache to go
896 faster. A solution may be to force addseg to one in
897 translate-i386.c. */
898 new_hflags |= HF_ADDSEG_MASK;
899 } else {
ths5fafdf22007-09-16 21:08:06 +0000900 new_hflags |= ((env->segs[R_DS].base |
bellard735a8fd2005-01-12 22:36:43 +0000901 env->segs[R_ES].base |
ths5fafdf22007-09-16 21:08:06 +0000902 env->segs[R_SS].base) != 0) <<
bellard14ce26e2005-01-03 23:50:08 +0000903 HF_ADDSEG_SHIFT;
904 }
ths5fafdf22007-09-16 21:08:06 +0000905 env->hflags = (env->hflags &
bellard14ce26e2005-01-03 23:50:08 +0000906 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
bellard2c0262a2003-09-30 20:34:21 +0000907 }
bellard2c0262a2003-09-30 20:34:21 +0000908}
909
Blue Swirl0e26b7b2010-06-19 10:42:34 +0300910static inline void cpu_x86_load_seg_cache_sipi(CPUX86State *env,
911 int sipi_vector)
912{
913 env->eip = 0;
914 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
915 sipi_vector << 12,
916 env->segs[R_CS].limit,
917 env->segs[R_CS].flags);
918 env->halted = 0;
919}
920
Jan Kiszka84273172009-06-27 09:53:51 +0200921int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
922 target_ulong *base, unsigned int *limit,
923 unsigned int *flags);
924
bellard2c0262a2003-09-30 20:34:21 +0000925/* wrapper, just in case memory mappings must be changed */
926static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
927{
928#if HF_CPL_MASK == 3
929 s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
930#else
931#error HF_CPL_MASK is hardcoded
932#endif
933}
934
blueswir1d9957a82008-12-13 11:49:17 +0000935/* op_helper.c */
bellard1f1af9f2004-03-31 18:56:43 +0000936/* used for debug or cpu save/restore */
Aurelien Jarnoc31da132011-05-15 14:09:18 +0200937void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
938floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
bellard1f1af9f2004-03-31 18:56:43 +0000939
blueswir1d9957a82008-12-13 11:49:17 +0000940/* cpu-exec.c */
bellard2c0262a2003-09-30 20:34:21 +0000941/* the following helpers are only usable in user mode simulation as
942 they can trigger unexpected exceptions */
943void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
bellard6f12a2a2007-11-11 22:16:56 +0000944void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
945void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
bellard2c0262a2003-09-30 20:34:21 +0000946
947/* you can call this signal handler from your SIGBUS and SIGSEGV
948 signal handlers to inform the virtual CPU of exceptions. non zero
949 is returned if the signal was handled by the virtual CPU. */
ths5fafdf22007-09-16 21:08:06 +0000950int cpu_x86_signal_handler(int host_signum, void *pinfo,
bellard2c0262a2003-09-30 20:34:21 +0000951 void *puc);
blueswir1d9957a82008-12-13 11:49:17 +0000952
Andre Przywarac6dc6f62010-03-11 14:38:55 +0100953/* cpuid.c */
954void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
955 uint32_t *eax, uint32_t *ebx,
956 uint32_t *ecx, uint32_t *edx);
Andreas Färber61dcd772012-04-17 12:00:51 +0200957int cpu_x86_register(X86CPU *cpu, const char *cpu_model);
Blue Swirl0e26b7b2010-06-19 10:42:34 +0300958void cpu_clear_apic_feature(CPUX86State *env);
Jan Kiszkabb44e0d2011-01-21 21:48:07 +0100959void host_cpuid(uint32_t function, uint32_t count,
960 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
Andre Przywarac6dc6f62010-03-11 14:38:55 +0100961
blueswir1d9957a82008-12-13 11:49:17 +0000962/* helper.c */
963int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
Blue Swirl97b348e2011-08-01 16:12:17 +0000964 int is_write, int mmu_idx);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700965#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
bellard461c0472003-11-04 23:34:23 +0000966void cpu_x86_set_a20(CPUX86State *env, int a20_state);
bellard2c0262a2003-09-30 20:34:21 +0000967
blueswir1d9957a82008-12-13 11:49:17 +0000968static inline int hw_breakpoint_enabled(unsigned long dr7, int index)
969{
970 return (dr7 >> (index * 2)) & 3;
971}
bellard28ab0e22004-05-20 14:02:14 +0000972
blueswir1d9957a82008-12-13 11:49:17 +0000973static inline int hw_breakpoint_type(unsigned long dr7, int index)
974{
Jan Kiszkad46272c2009-12-14 12:26:27 +0100975 return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
blueswir1d9957a82008-12-13 11:49:17 +0000976}
977
978static inline int hw_breakpoint_len(unsigned long dr7, int index)
979{
Jan Kiszkad46272c2009-12-14 12:26:27 +0100980 int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
blueswir1d9957a82008-12-13 11:49:17 +0000981 return (len == 2) ? 8 : len + 1;
982}
983
984void hw_breakpoint_insert(CPUX86State *env, int index);
985void hw_breakpoint_remove(CPUX86State *env, int index);
986int check_hw_breakpoints(CPUX86State *env, int force_dr6_update);
Igor Mammedovd65e9812012-06-19 15:39:46 +0200987void breakpoint_handler(CPUX86State *env);
blueswir1d9957a82008-12-13 11:49:17 +0000988
989/* will be suppressed */
990void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
991void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
992void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
993
blueswir1d9957a82008-12-13 11:49:17 +0000994/* hw/pc.c */
bellard3b21e032006-09-24 18:41:56 +0000995void cpu_smm_update(CPUX86State *env);
blueswir1d9957a82008-12-13 11:49:17 +0000996uint64_t cpu_get_tsc(CPUX86State *env);
aliguori6fd805e2008-11-05 15:34:06 +0000997
bellard2c0262a2003-09-30 20:34:21 +0000998/* used to debug */
999#define X86_DUMP_FPU 0x0001 /* dump FPU state too */
1000#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
bellard2c0262a2003-09-30 20:34:21 +00001001
bellard2c0262a2003-09-30 20:34:21 +00001002#define TARGET_PAGE_BITS 12
ths9467d442007-06-03 21:02:38 +00001003
Richard Henderson52705892010-03-10 14:33:23 -08001004#ifdef TARGET_X86_64
1005#define TARGET_PHYS_ADDR_SPACE_BITS 52
1006/* ??? This is really 48 bits, sign-extended, but the only thing
1007 accessible to userland with bit 48 set is the VSYSCALL, and that
1008 is handled via other mechanisms. */
1009#define TARGET_VIRT_ADDR_SPACE_BITS 47
1010#else
1011#define TARGET_PHYS_ADDR_SPACE_BITS 36
1012#define TARGET_VIRT_ADDR_SPACE_BITS 32
1013#endif
1014
Andreas Färberb47ed992012-05-02 18:42:46 +02001015static inline CPUX86State *cpu_init(const char *cpu_model)
1016{
1017 X86CPU *cpu = cpu_x86_init(cpu_model);
1018 if (cpu == NULL) {
1019 return NULL;
1020 }
1021 return &cpu->env;
1022}
1023
ths9467d442007-06-03 21:02:38 +00001024#define cpu_exec cpu_x86_exec
1025#define cpu_gen_code cpu_x86_gen_code
1026#define cpu_signal_handler cpu_x86_signal_handler
Peter Maydelle916cbf2012-09-05 17:41:08 -03001027#define cpu_list x86_cpu_list
john cooperb5ec5ce2010-02-20 11:14:59 -06001028#define cpudef_setup x86_cpudef_setup
ths9467d442007-06-03 21:02:38 +00001029
Marcelo Tosatti38d2c272011-10-24 21:27:16 -02001030#define CPU_SAVE_VERSION 12
pbrookb3c77242008-06-30 16:31:04 +00001031
j_mayer6ebbf392007-10-14 07:07:08 +00001032/* MMU modes definitions */
1033#define MMU_MODE0_SUFFIX _kernel
1034#define MMU_MODE1_SUFFIX _user
H. Peter Anvina9321a42012-09-26 13:18:43 -07001035#define MMU_MODE2_SUFFIX _ksmap /* Kernel with SMAP override */
1036#define MMU_KERNEL_IDX 0
1037#define MMU_USER_IDX 1
1038#define MMU_KSMAP_IDX 2
Andreas Färber317ac622012-03-14 01:38:21 +01001039static inline int cpu_mmu_index (CPUX86State *env)
j_mayer6ebbf392007-10-14 07:07:08 +00001040{
H. Peter Anvina9321a42012-09-26 13:18:43 -07001041 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1042 ((env->hflags & HF_SMAP_MASK) && (env->eflags & AC_MASK))
1043 ? MMU_KSMAP_IDX : MMU_KERNEL_IDX;
j_mayer6ebbf392007-10-14 07:07:08 +00001044}
1045
Blue Swirlf081c762011-05-21 07:10:23 +00001046#undef EAX
1047#define EAX (env->regs[R_EAX])
1048#undef ECX
1049#define ECX (env->regs[R_ECX])
1050#undef EDX
1051#define EDX (env->regs[R_EDX])
1052#undef EBX
1053#define EBX (env->regs[R_EBX])
1054#undef ESP
1055#define ESP (env->regs[R_ESP])
1056#undef EBP
1057#define EBP (env->regs[R_EBP])
1058#undef ESI
1059#define ESI (env->regs[R_ESI])
1060#undef EDI
1061#define EDI (env->regs[R_EDI])
1062#undef EIP
1063#define EIP (env->eip)
1064#define DF (env->df)
1065
1066#define CC_SRC (env->cc_src)
1067#define CC_DST (env->cc_dst)
1068#define CC_OP (env->cc_op)
1069
Blue Swirl5918fff2012-04-29 12:21:21 +00001070/* n must be a constant to be efficient */
1071static inline target_long lshift(target_long x, int n)
1072{
1073 if (n >= 0) {
1074 return x << n;
1075 } else {
1076 return x >> (-n);
1077 }
1078}
1079
Blue Swirlf081c762011-05-21 07:10:23 +00001080/* float macros */
1081#define FT0 (env->ft0)
1082#define ST0 (env->fpregs[env->fpstt].d)
1083#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1084#define ST1 ST(1)
1085
blueswir1d9957a82008-12-13 11:49:17 +00001086/* translate.c */
bellard26a5f132008-05-28 12:30:31 +00001087void optimize_flags_init(void);
1088
pbrook6e68e072008-05-30 17:22:15 +00001089#if defined(CONFIG_USER_ONLY)
Andreas Färber317ac622012-03-14 01:38:21 +01001090static inline void cpu_clone_regs(CPUX86State *env, target_ulong newsp)
pbrook6e68e072008-05-30 17:22:15 +00001091{
pbrookf8ed7072008-05-30 17:54:15 +00001092 if (newsp)
pbrook6e68e072008-05-30 17:22:15 +00001093 env->regs[R_ESP] = newsp;
1094 env->regs[R_EAX] = 0;
1095}
1096#endif
1097
bellard2c0262a2003-09-30 20:34:21 +00001098#include "cpu-all.h"
ths0573fbf2007-09-23 15:28:04 +00001099#include "svm.h"
1100
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001101#if !defined(CONFIG_USER_ONLY)
1102#include "hw/apic.h"
1103#endif
1104
Andreas Färber317ac622012-03-14 01:38:21 +01001105static inline bool cpu_has_work(CPUX86State *env)
Blue Swirlf081c762011-05-21 07:10:23 +00001106{
Jan Kiszka5d62c432012-07-09 16:42:32 +02001107 return ((env->interrupt_request & (CPU_INTERRUPT_HARD |
1108 CPU_INTERRUPT_POLL)) &&
Blue Swirlf081c762011-05-21 07:10:23 +00001109 (env->eflags & IF_MASK)) ||
1110 (env->interrupt_request & (CPU_INTERRUPT_NMI |
1111 CPU_INTERRUPT_INIT |
1112 CPU_INTERRUPT_SIPI |
1113 CPU_INTERRUPT_MCE));
1114}
1115
1116#include "exec-all.h"
1117
Andreas Färber317ac622012-03-14 01:38:21 +01001118static inline void cpu_pc_from_tb(CPUX86State *env, TranslationBlock *tb)
Blue Swirlf081c762011-05-21 07:10:23 +00001119{
1120 env->eip = tb->pc - tb->cs_base;
1121}
1122
Andreas Färber317ac622012-03-14 01:38:21 +01001123static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
aliguori6b917542008-11-18 19:46:41 +00001124 target_ulong *cs_base, int *flags)
1125{
1126 *cs_base = env->segs[R_CS].base;
1127 *pc = *cs_base + env->eip;
Jan Kiszkaa2397802009-05-10 22:30:53 +02001128 *flags = env->hflags |
H. Peter Anvina9321a42012-09-26 13:18:43 -07001129 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
aliguori6b917542008-11-18 19:46:41 +00001130}
1131
Andreas Färber232fc232012-05-05 01:14:41 +02001132void do_cpu_init(X86CPU *cpu);
1133void do_cpu_sipi(X86CPU *cpu);
Jan Kiszka2fa11da2011-03-02 08:56:08 +01001134
Jan Kiszka747461c2011-03-02 08:56:10 +01001135#define MCE_INJECT_BROADCAST 1
1136#define MCE_INJECT_UNCOND_AO 2
1137
Andreas Färber317ac622012-03-14 01:38:21 +01001138void cpu_x86_inject_mce(Monitor *mon, CPUX86State *cenv, int bank,
Jan Kiszka316378e2011-03-02 08:56:09 +01001139 uint64_t status, uint64_t mcg_status, uint64_t addr,
Jan Kiszka747461c2011-03-02 08:56:10 +01001140 uint64_t misc, int flags);
Jan Kiszka2fa11da2011-03-02 08:56:08 +01001141
Blue Swirl599b9a52012-04-28 19:53:52 +00001142/* excp_helper.c */
Blue Swirl77b2bc22012-04-28 19:35:10 +00001143void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1144void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1145 int error_code);
Blue Swirl599b9a52012-04-28 19:53:52 +00001146void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1147 int error_code, int next_eip_addend);
1148
Blue Swirl5918fff2012-04-29 12:21:21 +00001149/* cc_helper.c */
1150extern const uint8_t parity_table[256];
1151uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1152
1153static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1154{
1155 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (DF & DF_MASK);
1156}
1157
1158/* NOTE: CC_OP must be modified manually to CC_OP_EFLAGS */
1159static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1160 int update_mask)
1161{
1162 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1163 DF = 1 - (2 * ((eflags >> 10) & 1));
1164 env->eflags = (env->eflags & ~update_mask) |
1165 (eflags & update_mask) | 0x2;
1166}
1167
1168/* load efer and update the corresponding hflags. XXX: do consistency
1169 checks with cpuid bits? */
1170static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1171{
1172 env->efer = val;
1173 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1174 if (env->efer & MSR_EFER_LMA) {
1175 env->hflags |= HF_LMA_MASK;
1176 }
1177 if (env->efer & MSR_EFER_SVME) {
1178 env->hflags |= HF_SVME_MASK;
1179 }
1180}
1181
Blue Swirl6bada5e2012-04-29 14:42:35 +00001182/* svm_helper.c */
1183void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1184 uint64_t param);
1185void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1186
Blue Swirl599b9a52012-04-28 19:53:52 +00001187/* op_helper.c */
1188void do_interrupt(CPUX86State *env);
1189void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
Blue Swirle694d4e2011-05-16 19:38:48 +00001190
Andreas Färber317ac622012-03-14 01:38:21 +01001191void do_smm_enter(CPUX86State *env1);
Blue Swirle694d4e2011-05-16 19:38:48 +00001192
Andreas Färber317ac622012-03-14 01:38:21 +01001193void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
Jan Kiszkad362e752012-02-17 18:31:17 +01001194
bellard2c0262a2003-09-30 20:34:21 +00001195#endif /* CPU_I386_H */