blob: ea373e82dc8cad81177dba7659d5fe7a825dec46 [file] [log] [blame]
bellard2c0262a2003-09-30 20:34:21 +00001/*
2 * i386 virtual CPU header
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard2c0262a2003-09-30 20:34:21 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard2c0262a2003-09-30 20:34:21 +000018 */
19#ifndef CPU_I386_H
20#define CPU_I386_H
21
bellard14ce26e2005-01-03 23:50:08 +000022#include "config.h"
Stefan Weil9a78eea2010-10-22 23:03:33 +020023#include "qemu-common.h"
bellard14ce26e2005-01-03 23:50:08 +000024
25#ifdef TARGET_X86_64
26#define TARGET_LONG_BITS 64
27#else
bellard3cf1e032004-01-24 15:19:09 +000028#define TARGET_LONG_BITS 32
bellard14ce26e2005-01-03 23:50:08 +000029#endif
bellard3cf1e032004-01-24 15:19:09 +000030
bellardd720b932004-04-25 17:57:43 +000031/* target supports implicit self modifying code */
32#define TARGET_HAS_SMC
33/* support for self modifying code even if the modified instruction is
34 close to the modifying instruction */
35#define TARGET_HAS_PRECISE_SMC
36
bellard1fddef42005-04-17 19:16:13 +000037#define TARGET_HAS_ICE 1
38
ths9042c0e2006-12-23 14:18:40 +000039#ifdef TARGET_X86_64
Paolo Bonzinie4a09c92013-07-25 17:05:21 +020040#define ELF_MACHINE EM_X86_64
ths9042c0e2006-12-23 14:18:40 +000041#else
Paolo Bonzinie4a09c92013-07-25 17:05:21 +020042#define ELF_MACHINE EM_386
ths9042c0e2006-12-23 14:18:40 +000043#endif
44
Andreas Färber9349b4f2012-03-14 01:38:32 +010045#define CPUArchState struct CPUX86State
pbrookc2764712009-03-07 15:24:59 +000046
Paolo Bonzini022c62c2012-12-17 18:19:49 +010047#include "exec/cpu-defs.h"
bellard2c0262a2003-09-30 20:34:21 +000048
Paolo Bonzini6b4c3052012-10-24 13:12:00 +020049#include "fpu/softfloat.h"
bellard7a0e1f42005-03-13 17:01:47 +000050
bellard2c0262a2003-09-30 20:34:21 +000051#define R_EAX 0
52#define R_ECX 1
53#define R_EDX 2
54#define R_EBX 3
55#define R_ESP 4
56#define R_EBP 5
57#define R_ESI 6
58#define R_EDI 7
59
60#define R_AL 0
61#define R_CL 1
62#define R_DL 2
63#define R_BL 3
64#define R_AH 4
65#define R_CH 5
66#define R_DH 6
67#define R_BH 7
68
69#define R_ES 0
70#define R_CS 1
71#define R_SS 2
72#define R_DS 3
73#define R_FS 4
74#define R_GS 5
75
76/* segment descriptor fields */
77#define DESC_G_MASK (1 << 23)
78#define DESC_B_SHIFT 22
79#define DESC_B_MASK (1 << DESC_B_SHIFT)
bellard14ce26e2005-01-03 23:50:08 +000080#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
81#define DESC_L_MASK (1 << DESC_L_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +000082#define DESC_AVL_MASK (1 << 20)
83#define DESC_P_MASK (1 << 15)
84#define DESC_DPL_SHIFT 13
aliguoria3867ed2009-04-18 15:36:11 +000085#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +000086#define DESC_S_MASK (1 << 12)
87#define DESC_TYPE_SHIFT 8
aliguoria3867ed2009-04-18 15:36:11 +000088#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +000089#define DESC_A_MASK (1 << 8)
90
bellarde670b892003-11-12 23:23:42 +000091#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
92#define DESC_C_MASK (1 << 10) /* code: conforming */
93#define DESC_R_MASK (1 << 9) /* code: readable */
bellard2c0262a2003-09-30 20:34:21 +000094
bellarde670b892003-11-12 23:23:42 +000095#define DESC_E_MASK (1 << 10) /* data: expansion direction */
96#define DESC_W_MASK (1 << 9) /* data: writable */
97
98#define DESC_TSS_BUSY_MASK (1 << 9)
bellard2c0262a2003-09-30 20:34:21 +000099
100/* eflags masks */
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200101#define CC_C 0x0001
102#define CC_P 0x0004
103#define CC_A 0x0010
104#define CC_Z 0x0040
bellard2c0262a2003-09-30 20:34:21 +0000105#define CC_S 0x0080
106#define CC_O 0x0800
107
108#define TF_SHIFT 8
109#define IOPL_SHIFT 12
110#define VM_SHIFT 17
111
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200112#define TF_MASK 0x00000100
113#define IF_MASK 0x00000200
114#define DF_MASK 0x00000400
115#define IOPL_MASK 0x00003000
116#define NT_MASK 0x00004000
117#define RF_MASK 0x00010000
118#define VM_MASK 0x00020000
119#define AC_MASK 0x00040000
bellard2c0262a2003-09-30 20:34:21 +0000120#define VIF_MASK 0x00080000
121#define VIP_MASK 0x00100000
122#define ID_MASK 0x00200000
123
thsaa1f17c2007-07-11 22:48:58 +0000124/* hidden flags - used internally by qemu to represent additional cpu
bellard33c263d2008-06-04 17:39:33 +0000125 states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
H. Peter Anvina9321a42012-09-26 13:18:43 -0700126 redundant. We avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK
127 bit positions to ease oring with eflags. */
bellard2c0262a2003-09-30 20:34:21 +0000128/* current cpl */
129#define HF_CPL_SHIFT 0
130/* true if soft mmu is being used */
131#define HF_SOFTMMU_SHIFT 2
132/* true if hardware interrupts must be disabled for next instruction */
133#define HF_INHIBIT_IRQ_SHIFT 3
134/* 16 or 32 segments */
135#define HF_CS32_SHIFT 4
136#define HF_SS32_SHIFT 5
bellarddc196a52004-06-13 13:26:14 +0000137/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
bellard2c0262a2003-09-30 20:34:21 +0000138#define HF_ADDSEG_SHIFT 6
bellard65262d52004-01-04 17:20:53 +0000139/* copy of CR0.PE (protected mode) */
140#define HF_PE_SHIFT 7
141#define HF_TF_SHIFT 8 /* must be same as eflags */
bellard7eee2a52004-02-25 23:17:58 +0000142#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
143#define HF_EM_SHIFT 10
144#define HF_TS_SHIFT 11
bellard65262d52004-01-04 17:20:53 +0000145#define HF_IOPL_SHIFT 12 /* must be same as eflags */
bellard14ce26e2005-01-03 23:50:08 +0000146#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
147#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
Jan Kiszkaa2397802009-05-10 22:30:53 +0200148#define HF_RF_SHIFT 16 /* must be same as eflags */
bellard65262d52004-01-04 17:20:53 +0000149#define HF_VM_SHIFT 17 /* must be same as eflags */
H. Peter Anvina9321a42012-09-26 13:18:43 -0700150#define HF_AC_SHIFT 18 /* must be same as eflags */
bellard3b21e032006-09-24 18:41:56 +0000151#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
bellarddb620f42008-06-04 17:02:19 +0000152#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
153#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
Jan Kiszkaa2397802009-05-10 22:30:53 +0200154#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
H. Peter Anvina9321a42012-09-26 13:18:43 -0700155#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
bellard2c0262a2003-09-30 20:34:21 +0000156
157#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
158#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
159#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
160#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
161#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
162#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
bellard65262d52004-01-04 17:20:53 +0000163#define HF_PE_MASK (1 << HF_PE_SHIFT)
bellard58fe2f12004-02-16 22:11:32 +0000164#define HF_TF_MASK (1 << HF_TF_SHIFT)
bellard7eee2a52004-02-25 23:17:58 +0000165#define HF_MP_MASK (1 << HF_MP_SHIFT)
166#define HF_EM_MASK (1 << HF_EM_SHIFT)
167#define HF_TS_MASK (1 << HF_TS_SHIFT)
aliguori0650f1a2008-11-05 15:28:47 +0000168#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
bellard14ce26e2005-01-03 23:50:08 +0000169#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
170#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
Jan Kiszkaa2397802009-05-10 22:30:53 +0200171#define HF_RF_MASK (1 << HF_RF_SHIFT)
aliguori0650f1a2008-11-05 15:28:47 +0000172#define HF_VM_MASK (1 << HF_VM_SHIFT)
H. Peter Anvina9321a42012-09-26 13:18:43 -0700173#define HF_AC_MASK (1 << HF_AC_SHIFT)
bellard3b21e032006-09-24 18:41:56 +0000174#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
bellard872929a2008-05-28 16:16:54 +0000175#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
176#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
Jan Kiszkaa2397802009-05-10 22:30:53 +0200177#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
H. Peter Anvina9321a42012-09-26 13:18:43 -0700178#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +0000179
bellarddb620f42008-06-04 17:02:19 +0000180/* hflags2 */
181
182#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
183#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
184#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
185#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
186
187#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
Laszlo Ersek4d8b3c62013-03-21 00:23:13 +0100188#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
bellarddb620f42008-06-04 17:02:19 +0000189#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
190#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
191
aliguori0650f1a2008-11-05 15:28:47 +0000192#define CR0_PE_SHIFT 0
193#define CR0_MP_SHIFT 1
194
bellard2c0262a2003-09-30 20:34:21 +0000195#define CR0_PE_MASK (1 << 0)
bellard7eee2a52004-02-25 23:17:58 +0000196#define CR0_MP_MASK (1 << 1)
197#define CR0_EM_MASK (1 << 2)
bellard2c0262a2003-09-30 20:34:21 +0000198#define CR0_TS_MASK (1 << 3)
bellard2ee73ac2004-05-08 21:08:41 +0000199#define CR0_ET_MASK (1 << 4)
bellard7eee2a52004-02-25 23:17:58 +0000200#define CR0_NE_MASK (1 << 5)
bellard2c0262a2003-09-30 20:34:21 +0000201#define CR0_WP_MASK (1 << 16)
202#define CR0_AM_MASK (1 << 18)
203#define CR0_PG_MASK (1 << 31)
204
205#define CR4_VME_MASK (1 << 0)
206#define CR4_PVI_MASK (1 << 1)
207#define CR4_TSD_MASK (1 << 2)
208#define CR4_DE_MASK (1 << 3)
209#define CR4_PSE_MASK (1 << 4)
bellard64a595f2004-02-03 23:27:13 +0000210#define CR4_PAE_MASK (1 << 5)
Huang Ying79c4f6b2009-06-23 10:05:14 +0800211#define CR4_MCE_MASK (1 << 6)
bellard64a595f2004-02-03 23:27:13 +0000212#define CR4_PGE_MASK (1 << 7)
bellard14ce26e2005-01-03 23:50:08 +0000213#define CR4_PCE_MASK (1 << 8)
aliguori0650f1a2008-11-05 15:28:47 +0000214#define CR4_OSFXSR_SHIFT 9
215#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
bellard14ce26e2005-01-03 23:50:08 +0000216#define CR4_OSXMMEXCPT_MASK (1 << 10)
H. Peter Anvina9321a42012-09-26 13:18:43 -0700217#define CR4_VMXE_MASK (1 << 13)
218#define CR4_SMXE_MASK (1 << 14)
219#define CR4_FSGSBASE_MASK (1 << 16)
220#define CR4_PCIDE_MASK (1 << 17)
221#define CR4_OSXSAVE_MASK (1 << 18)
222#define CR4_SMEP_MASK (1 << 20)
223#define CR4_SMAP_MASK (1 << 21)
bellard2c0262a2003-09-30 20:34:21 +0000224
aliguori01df0402008-11-18 21:08:15 +0000225#define DR6_BD (1 << 13)
226#define DR6_BS (1 << 14)
227#define DR6_BT (1 << 15)
228#define DR6_FIXED_1 0xffff0ff0
229
230#define DR7_GD (1 << 13)
231#define DR7_TYPE_SHIFT 16
232#define DR7_LEN_SHIFT 18
233#define DR7_FIXED_1 0x00000400
liguang428065c2013-01-15 13:39:55 +0800234#define DR7_LOCAL_BP_MASK 0x55
235#define DR7_MAX_BP 4
236#define DR7_TYPE_BP_INST 0x0
237#define DR7_TYPE_DATA_WR 0x1
238#define DR7_TYPE_IO_RW 0x2
239#define DR7_TYPE_DATA_RW 0x3
aliguori01df0402008-11-18 21:08:15 +0000240
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200241#define PG_PRESENT_BIT 0
242#define PG_RW_BIT 1
243#define PG_USER_BIT 2
244#define PG_PWT_BIT 3
245#define PG_PCD_BIT 4
246#define PG_ACCESSED_BIT 5
247#define PG_DIRTY_BIT 6
248#define PG_PSE_BIT 7
249#define PG_GLOBAL_BIT 8
250#define PG_NX_BIT 63
bellard2c0262a2003-09-30 20:34:21 +0000251
252#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200253#define PG_RW_MASK (1 << PG_RW_BIT)
254#define PG_USER_MASK (1 << PG_USER_BIT)
255#define PG_PWT_MASK (1 << PG_PWT_BIT)
256#define PG_PCD_MASK (1 << PG_PCD_BIT)
bellard2c0262a2003-09-30 20:34:21 +0000257#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200258#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
259#define PG_PSE_MASK (1 << PG_PSE_BIT)
260#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
Jan Kiszka3f2cbf02012-03-06 15:22:02 +0100261#define PG_HI_USER_MASK 0x7ff0000000000000LL
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200262#define PG_NX_MASK (1LL << PG_NX_BIT)
bellard2c0262a2003-09-30 20:34:21 +0000263
264#define PG_ERROR_W_BIT 1
265
266#define PG_ERROR_P_MASK 0x01
267#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
268#define PG_ERROR_U_MASK 0x04
269#define PG_ERROR_RSVD_MASK 0x08
bellard5cf38392005-11-28 21:02:43 +0000270#define PG_ERROR_I_D_MASK 0x10
bellard2c0262a2003-09-30 20:34:21 +0000271
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200272#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
273#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
Huang Ying79c4f6b2009-06-23 10:05:14 +0800274
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200275#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
276#define MCE_BANKS_DEF 10
Huang Ying79c4f6b2009-06-23 10:05:14 +0800277
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200278#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
279#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
280#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
Huang Ying79c4f6b2009-06-23 10:05:14 +0800281
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200282#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
283#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
284#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
285#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
286#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
287#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
288#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
289#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
290#define MCI_STATUS_AR (1ULL<<55) /* Action required */
Marcelo Tosattic0532a72010-10-11 15:31:21 -0300291
292/* MISC register defines */
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200293#define MCM_ADDR_SEGOFF 0 /* segment offset */
294#define MCM_ADDR_LINEAR 1 /* linear address */
295#define MCM_ADDR_PHYS 2 /* physical address */
296#define MCM_ADDR_MEM 3 /* memory address */
297#define MCM_ADDR_GENERIC 7 /* generic */
Huang Ying79c4f6b2009-06-23 10:05:14 +0800298
aliguori0650f1a2008-11-05 15:28:47 +0000299#define MSR_IA32_TSC 0x10
bellard2c0262a2003-09-30 20:34:21 +0000300#define MSR_IA32_APICBASE 0x1b
301#define MSR_IA32_APICBASE_BSP (1<<8)
302#define MSR_IA32_APICBASE_ENABLE (1<<11)
303#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
Arthur Chunqi Li0779cae2013-07-07 23:13:37 +0800304#define MSR_IA32_FEATURE_CONTROL 0x0000003a
Will Auldf28558d2012-11-26 21:32:18 -0800305#define MSR_TSC_ADJUST 0x0000003b
Liu, Jinsongaa82ba52011-10-05 16:52:32 -0300306#define MSR_IA32_TSCDEADLINE 0x6e0
bellard2c0262a2003-09-30 20:34:21 +0000307
Paolo Bonzini0d894362013-07-25 17:05:22 +0200308#define MSR_P6_PERFCTR0 0xc1
309
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200310#define MSR_MTRRcap 0xfe
311#define MSR_MTRRcap_VCNT 8
312#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
313#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
aliguoridd5e3b12009-01-29 17:02:17 +0000314
bellard2c0262a2003-09-30 20:34:21 +0000315#define MSR_IA32_SYSENTER_CS 0x174
316#define MSR_IA32_SYSENTER_ESP 0x175
317#define MSR_IA32_SYSENTER_EIP 0x176
318
bellard8f091a52005-07-23 17:41:26 +0000319#define MSR_MCG_CAP 0x179
320#define MSR_MCG_STATUS 0x17a
321#define MSR_MCG_CTL 0x17b
322
Paolo Bonzini0d894362013-07-25 17:05:22 +0200323#define MSR_P6_EVNTSEL0 0x186
324
balroge737b322008-09-25 18:11:30 +0000325#define MSR_IA32_PERF_STATUS 0x198
326
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200327#define MSR_IA32_MISC_ENABLE 0x1a0
Avi Kivity21e87c42011-10-04 16:26:35 +0200328/* Indicates good rep/movs microcode on some processors: */
329#define MSR_IA32_MISC_ENABLE_DEFAULT 1
330
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200331#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
332#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
aliguori165d9b82009-01-26 17:53:04 +0000333
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200334#define MSR_MTRRfix64K_00000 0x250
335#define MSR_MTRRfix16K_80000 0x258
336#define MSR_MTRRfix16K_A0000 0x259
337#define MSR_MTRRfix4K_C0000 0x268
338#define MSR_MTRRfix4K_C8000 0x269
339#define MSR_MTRRfix4K_D0000 0x26a
340#define MSR_MTRRfix4K_D8000 0x26b
341#define MSR_MTRRfix4K_E0000 0x26c
342#define MSR_MTRRfix4K_E8000 0x26d
343#define MSR_MTRRfix4K_F0000 0x26e
344#define MSR_MTRRfix4K_F8000 0x26f
aliguori165d9b82009-01-26 17:53:04 +0000345
bellard8f091a52005-07-23 17:41:26 +0000346#define MSR_PAT 0x277
347
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200348#define MSR_MTRRdefType 0x2ff
aliguori165d9b82009-01-26 17:53:04 +0000349
Paolo Bonzini0d894362013-07-25 17:05:22 +0200350#define MSR_CORE_PERF_FIXED_CTR0 0x309
351#define MSR_CORE_PERF_FIXED_CTR1 0x30a
352#define MSR_CORE_PERF_FIXED_CTR2 0x30b
353#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
354#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
355#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
356#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
357
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200358#define MSR_MC0_CTL 0x400
359#define MSR_MC0_STATUS 0x401
360#define MSR_MC0_ADDR 0x402
361#define MSR_MC0_MISC 0x403
Huang Ying79c4f6b2009-06-23 10:05:14 +0800362
bellard14ce26e2005-01-03 23:50:08 +0000363#define MSR_EFER 0xc0000080
364
365#define MSR_EFER_SCE (1 << 0)
366#define MSR_EFER_LME (1 << 8)
367#define MSR_EFER_LMA (1 << 10)
368#define MSR_EFER_NXE (1 << 11)
bellard872929a2008-05-28 16:16:54 +0000369#define MSR_EFER_SVME (1 << 12)
bellard14ce26e2005-01-03 23:50:08 +0000370#define MSR_EFER_FFXSR (1 << 14)
371
372#define MSR_STAR 0xc0000081
373#define MSR_LSTAR 0xc0000082
374#define MSR_CSTAR 0xc0000083
375#define MSR_FMASK 0xc0000084
376#define MSR_FSBASE 0xc0000100
377#define MSR_GSBASE 0xc0000101
378#define MSR_KERNELGSBASE 0xc0000102
Andre Przywara1b050072009-09-19 00:30:49 +0200379#define MSR_TSC_AUX 0xc0000103
bellard14ce26e2005-01-03 23:50:08 +0000380
ths0573fbf2007-09-23 15:28:04 +0000381#define MSR_VM_HSAVE_PA 0xc0010117
382
Paolo Bonzinic74f41b2013-09-13 15:55:57 +0200383#define XSTATE_FP 1
384#define XSTATE_SSE 2
385#define XSTATE_YMM 4
386
Eduardo Habkost5ef57872013-01-07 16:20:45 -0200387/* CPUID feature words */
388typedef enum FeatureWord {
389 FEAT_1_EDX, /* CPUID[1].EDX */
390 FEAT_1_ECX, /* CPUID[1].ECX */
391 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
392 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
393 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
394 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
395 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
396 FEAT_SVM, /* CPUID[8000_000A].EDX */
397 FEATURE_WORDS,
398} FeatureWord;
399
400typedef uint32_t FeatureWordArray[FEATURE_WORDS];
401
bellard14ce26e2005-01-03 23:50:08 +0000402/* cpuid_features bits */
403#define CPUID_FP87 (1 << 0)
404#define CPUID_VME (1 << 1)
405#define CPUID_DE (1 << 2)
406#define CPUID_PSE (1 << 3)
407#define CPUID_TSC (1 << 4)
408#define CPUID_MSR (1 << 5)
409#define CPUID_PAE (1 << 6)
410#define CPUID_MCE (1 << 7)
411#define CPUID_CX8 (1 << 8)
412#define CPUID_APIC (1 << 9)
413#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
414#define CPUID_MTRR (1 << 12)
415#define CPUID_PGE (1 << 13)
416#define CPUID_MCA (1 << 14)
417#define CPUID_CMOV (1 << 15)
bellard8f091a52005-07-23 17:41:26 +0000418#define CPUID_PAT (1 << 16)
bellard8988ae82006-09-27 19:54:02 +0000419#define CPUID_PSE36 (1 << 17)
bellarda049de62007-11-08 13:28:47 +0000420#define CPUID_PN (1 << 18)
bellard8f091a52005-07-23 17:41:26 +0000421#define CPUID_CLFLUSH (1 << 19)
bellarda049de62007-11-08 13:28:47 +0000422#define CPUID_DTS (1 << 21)
423#define CPUID_ACPI (1 << 22)
bellard14ce26e2005-01-03 23:50:08 +0000424#define CPUID_MMX (1 << 23)
425#define CPUID_FXSR (1 << 24)
426#define CPUID_SSE (1 << 25)
427#define CPUID_SSE2 (1 << 26)
bellarda049de62007-11-08 13:28:47 +0000428#define CPUID_SS (1 << 27)
429#define CPUID_HT (1 << 28)
430#define CPUID_TM (1 << 29)
431#define CPUID_IA64 (1 << 30)
432#define CPUID_PBE (1 << 31)
bellard14ce26e2005-01-03 23:50:08 +0000433
bellard465e9832006-04-23 21:54:01 +0000434#define CPUID_EXT_SSE3 (1 << 0)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300435#define CPUID_EXT_PCLMULQDQ (1 << 1)
pbrook558fa832008-09-29 13:55:36 +0000436#define CPUID_EXT_DTES64 (1 << 2)
bellard9df217a2005-02-10 22:05:51 +0000437#define CPUID_EXT_MONITOR (1 << 3)
bellarda049de62007-11-08 13:28:47 +0000438#define CPUID_EXT_DSCPL (1 << 4)
439#define CPUID_EXT_VMX (1 << 5)
440#define CPUID_EXT_SMX (1 << 6)
441#define CPUID_EXT_EST (1 << 7)
442#define CPUID_EXT_TM2 (1 << 8)
443#define CPUID_EXT_SSSE3 (1 << 9)
444#define CPUID_EXT_CID (1 << 10)
Andre Przywarac8acc382012-11-14 16:28:52 -0200445#define CPUID_EXT_FMA (1 << 12)
bellard9df217a2005-02-10 22:05:51 +0000446#define CPUID_EXT_CX16 (1 << 13)
bellarda049de62007-11-08 13:28:47 +0000447#define CPUID_EXT_XTPR (1 << 14)
pbrook558fa832008-09-29 13:55:36 +0000448#define CPUID_EXT_PDCM (1 << 15)
Andre Przywarac8acc382012-11-14 16:28:52 -0200449#define CPUID_EXT_PCID (1 << 17)
pbrook558fa832008-09-29 13:55:36 +0000450#define CPUID_EXT_DCA (1 << 18)
451#define CPUID_EXT_SSE41 (1 << 19)
452#define CPUID_EXT_SSE42 (1 << 20)
453#define CPUID_EXT_X2APIC (1 << 21)
454#define CPUID_EXT_MOVBE (1 << 22)
455#define CPUID_EXT_POPCNT (1 << 23)
Liu, Jinsonga75b3e02012-07-03 02:35:10 +0800456#define CPUID_EXT_TSC_DEADLINE_TIMER (1 << 24)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300457#define CPUID_EXT_AES (1 << 25)
pbrook558fa832008-09-29 13:55:36 +0000458#define CPUID_EXT_XSAVE (1 << 26)
459#define CPUID_EXT_OSXSAVE (1 << 27)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300460#define CPUID_EXT_AVX (1 << 28)
Andre Przywarac8acc382012-11-14 16:28:52 -0200461#define CPUID_EXT_F16C (1 << 29)
462#define CPUID_EXT_RDRAND (1 << 30)
Andre Przywara6c0d7ee2009-06-25 00:08:04 +0200463#define CPUID_EXT_HYPERVISOR (1 << 31)
bellard9df217a2005-02-10 22:05:51 +0000464
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300465#define CPUID_EXT2_FPU (1 << 0)
Eduardo Habkost8fad4b42012-09-06 10:05:36 +0000466#define CPUID_EXT2_VME (1 << 1)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300467#define CPUID_EXT2_DE (1 << 2)
468#define CPUID_EXT2_PSE (1 << 3)
469#define CPUID_EXT2_TSC (1 << 4)
470#define CPUID_EXT2_MSR (1 << 5)
471#define CPUID_EXT2_PAE (1 << 6)
472#define CPUID_EXT2_MCE (1 << 7)
473#define CPUID_EXT2_CX8 (1 << 8)
474#define CPUID_EXT2_APIC (1 << 9)
bellard9df217a2005-02-10 22:05:51 +0000475#define CPUID_EXT2_SYSCALL (1 << 11)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300476#define CPUID_EXT2_MTRR (1 << 12)
477#define CPUID_EXT2_PGE (1 << 13)
478#define CPUID_EXT2_MCA (1 << 14)
479#define CPUID_EXT2_CMOV (1 << 15)
480#define CPUID_EXT2_PAT (1 << 16)
481#define CPUID_EXT2_PSE36 (1 << 17)
bellarda049de62007-11-08 13:28:47 +0000482#define CPUID_EXT2_MP (1 << 19)
bellard9df217a2005-02-10 22:05:51 +0000483#define CPUID_EXT2_NX (1 << 20)
bellarda049de62007-11-08 13:28:47 +0000484#define CPUID_EXT2_MMXEXT (1 << 22)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300485#define CPUID_EXT2_MMX (1 << 23)
486#define CPUID_EXT2_FXSR (1 << 24)
bellard8d9bfc22005-04-23 17:46:55 +0000487#define CPUID_EXT2_FFXSR (1 << 25)
bellarda049de62007-11-08 13:28:47 +0000488#define CPUID_EXT2_PDPE1GB (1 << 26)
489#define CPUID_EXT2_RDTSCP (1 << 27)
bellard9df217a2005-02-10 22:05:51 +0000490#define CPUID_EXT2_LM (1 << 29)
bellarda049de62007-11-08 13:28:47 +0000491#define CPUID_EXT2_3DNOWEXT (1 << 30)
492#define CPUID_EXT2_3DNOW (1 << 31)
bellard9df217a2005-02-10 22:05:51 +0000493
Eduardo Habkost8fad4b42012-09-06 10:05:36 +0000494/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
495#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
496 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
497 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
498 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
499 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
500 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
501 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
502 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
503 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
504
bellarda049de62007-11-08 13:28:47 +0000505#define CPUID_EXT3_LAHF_LM (1 << 0)
506#define CPUID_EXT3_CMP_LEG (1 << 1)
ths0573fbf2007-09-23 15:28:04 +0000507#define CPUID_EXT3_SVM (1 << 2)
bellarda049de62007-11-08 13:28:47 +0000508#define CPUID_EXT3_EXTAPIC (1 << 3)
509#define CPUID_EXT3_CR8LEG (1 << 4)
510#define CPUID_EXT3_ABM (1 << 5)
511#define CPUID_EXT3_SSE4A (1 << 6)
512#define CPUID_EXT3_MISALIGNSSE (1 << 7)
513#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
514#define CPUID_EXT3_OSVW (1 << 9)
515#define CPUID_EXT3_IBS (1 << 10)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300516#define CPUID_EXT3_XOP (1 << 11)
bellard872929a2008-05-28 16:16:54 +0000517#define CPUID_EXT3_SKINIT (1 << 12)
Andre Przywarac8acc382012-11-14 16:28:52 -0200518#define CPUID_EXT3_WDT (1 << 13)
519#define CPUID_EXT3_LWP (1 << 15)
Eduardo Habkosta75b0812012-09-05 17:41:09 -0300520#define CPUID_EXT3_FMA4 (1 << 16)
Andre Przywarac8acc382012-11-14 16:28:52 -0200521#define CPUID_EXT3_TCE (1 << 17)
522#define CPUID_EXT3_NODEID (1 << 19)
523#define CPUID_EXT3_TBM (1 << 21)
524#define CPUID_EXT3_TOPOEXT (1 << 22)
525#define CPUID_EXT3_PERFCORE (1 << 23)
526#define CPUID_EXT3_PERFNB (1 << 24)
ths0573fbf2007-09-23 15:28:04 +0000527
Joerg Roedel296acb62010-09-27 15:16:17 +0200528#define CPUID_SVM_NPT (1 << 0)
529#define CPUID_SVM_LBRV (1 << 1)
530#define CPUID_SVM_SVMLOCK (1 << 2)
531#define CPUID_SVM_NRIPSAVE (1 << 3)
532#define CPUID_SVM_TSCSCALE (1 << 4)
533#define CPUID_SVM_VMCBCLEAN (1 << 5)
534#define CPUID_SVM_FLUSHASID (1 << 6)
535#define CPUID_SVM_DECODEASSIST (1 << 7)
536#define CPUID_SVM_PAUSEFILTER (1 << 10)
537#define CPUID_SVM_PFTHRESHOLD (1 << 12)
538
Andre Przywarac8acc382012-11-14 16:28:52 -0200539#define CPUID_7_0_EBX_FSGSBASE (1 << 0)
540#define CPUID_7_0_EBX_BMI1 (1 << 3)
541#define CPUID_7_0_EBX_HLE (1 << 4)
542#define CPUID_7_0_EBX_AVX2 (1 << 5)
H. Peter Anvina9321a42012-09-26 13:18:43 -0700543#define CPUID_7_0_EBX_SMEP (1 << 7)
Andre Przywarac8acc382012-11-14 16:28:52 -0200544#define CPUID_7_0_EBX_BMI2 (1 << 8)
545#define CPUID_7_0_EBX_ERMS (1 << 9)
546#define CPUID_7_0_EBX_INVPCID (1 << 10)
547#define CPUID_7_0_EBX_RTM (1 << 11)
548#define CPUID_7_0_EBX_RDSEED (1 << 18)
549#define CPUID_7_0_EBX_ADX (1 << 19)
H. Peter Anvina9321a42012-09-26 13:18:43 -0700550#define CPUID_7_0_EBX_SMAP (1 << 20)
551
Igor Mammedov9df694e2012-10-22 17:03:10 +0200552#define CPUID_VENDOR_SZ 12
553
balrogc5096da2008-09-25 18:08:05 +0000554#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
555#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
556#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
Igor Mammedov99b88a12013-01-21 15:06:36 +0100557#define CPUID_VENDOR_INTEL "GenuineIntel"
balrogc5096da2008-09-25 18:08:05 +0000558
559#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800560#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
balrogc5096da2008-09-25 18:08:05 +0000561#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
Igor Mammedov99b88a12013-01-21 15:06:36 +0100562#define CPUID_VENDOR_AMD "AuthenticAMD"
balrogc5096da2008-09-25 18:08:05 +0000563
Igor Mammedov99b88a12013-01-21 15:06:36 +0100564#define CPUID_VENDOR_VIA "CentaurHauls"
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800565
balroge737b322008-09-25 18:11:30 +0000566#define CPUID_MWAIT_IBE (1 << 1) /* Interrupts can exit capability */
balroga876e282008-09-26 21:03:37 +0000567#define CPUID_MWAIT_EMX (1 << 0) /* enumeration supported */
balroge737b322008-09-25 18:11:30 +0000568
Igor Mammedov92067bf2013-06-05 15:18:40 +0200569#ifndef HYPERV_SPINLOCK_NEVER_RETRY
570#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
571#endif
572
bellard2c0262a2003-09-30 20:34:21 +0000573#define EXCP00_DIVZ 0
aliguori01df0402008-11-18 21:08:15 +0000574#define EXCP01_DB 1
bellard2c0262a2003-09-30 20:34:21 +0000575#define EXCP02_NMI 2
576#define EXCP03_INT3 3
577#define EXCP04_INTO 4
578#define EXCP05_BOUND 5
579#define EXCP06_ILLOP 6
580#define EXCP07_PREX 7
581#define EXCP08_DBLE 8
582#define EXCP09_XERR 9
583#define EXCP0A_TSS 10
584#define EXCP0B_NOSEG 11
585#define EXCP0C_STACK 12
586#define EXCP0D_GPF 13
587#define EXCP0E_PAGE 14
588#define EXCP10_COPR 16
589#define EXCP11_ALGN 17
590#define EXCP12_MCHK 18
591
bellardd2fd1af2007-11-14 18:08:56 +0000592#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
593 for syscall instruction */
594
Richard Henderson00a152b2011-05-04 13:34:30 -0700595/* i386-specific interrupt pending bits. */
Jan Kiszka5d62c432012-07-09 16:42:32 +0200596#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
Richard Henderson00a152b2011-05-04 13:34:30 -0700597#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
Richard Henderson85097db2011-05-04 13:34:31 -0700598#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
Richard Henderson00a152b2011-05-04 13:34:30 -0700599#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
600#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
601#define CPU_INTERRUPT_INIT CPU_INTERRUPT_TGT_INT_1
602#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_2
Jan Kiszkad362e752012-02-17 18:31:17 +0100603#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_3
Richard Henderson00a152b2011-05-04 13:34:30 -0700604
605
Richard Hendersonfee71882013-01-16 16:23:46 -0800606typedef enum {
bellard2c0262a2003-09-30 20:34:21 +0000607 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
ths1235fc02008-06-03 19:51:57 +0000608 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
bellardd36cd602003-12-02 22:01:31 +0000609
610 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
611 CC_OP_MULW,
612 CC_OP_MULL,
bellard14ce26e2005-01-03 23:50:08 +0000613 CC_OP_MULQ,
bellard2c0262a2003-09-30 20:34:21 +0000614
615 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
616 CC_OP_ADDW,
617 CC_OP_ADDL,
bellard14ce26e2005-01-03 23:50:08 +0000618 CC_OP_ADDQ,
bellard2c0262a2003-09-30 20:34:21 +0000619
620 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
621 CC_OP_ADCW,
622 CC_OP_ADCL,
bellard14ce26e2005-01-03 23:50:08 +0000623 CC_OP_ADCQ,
bellard2c0262a2003-09-30 20:34:21 +0000624
625 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
626 CC_OP_SUBW,
627 CC_OP_SUBL,
bellard14ce26e2005-01-03 23:50:08 +0000628 CC_OP_SUBQ,
bellard2c0262a2003-09-30 20:34:21 +0000629
630 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
631 CC_OP_SBBW,
632 CC_OP_SBBL,
bellard14ce26e2005-01-03 23:50:08 +0000633 CC_OP_SBBQ,
bellard2c0262a2003-09-30 20:34:21 +0000634
635 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
636 CC_OP_LOGICW,
637 CC_OP_LOGICL,
bellard14ce26e2005-01-03 23:50:08 +0000638 CC_OP_LOGICQ,
bellard2c0262a2003-09-30 20:34:21 +0000639
640 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
641 CC_OP_INCW,
642 CC_OP_INCL,
bellard14ce26e2005-01-03 23:50:08 +0000643 CC_OP_INCQ,
bellard2c0262a2003-09-30 20:34:21 +0000644
645 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
646 CC_OP_DECW,
647 CC_OP_DECL,
bellard14ce26e2005-01-03 23:50:08 +0000648 CC_OP_DECQ,
bellard2c0262a2003-09-30 20:34:21 +0000649
bellard6b652792004-07-12 20:33:47 +0000650 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
bellard2c0262a2003-09-30 20:34:21 +0000651 CC_OP_SHLW,
652 CC_OP_SHLL,
bellard14ce26e2005-01-03 23:50:08 +0000653 CC_OP_SHLQ,
bellard2c0262a2003-09-30 20:34:21 +0000654
655 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
656 CC_OP_SARW,
657 CC_OP_SARL,
bellard14ce26e2005-01-03 23:50:08 +0000658 CC_OP_SARQ,
bellard2c0262a2003-09-30 20:34:21 +0000659
Richard Hendersonbc4b43d2013-01-23 16:44:37 -0800660 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
661 CC_OP_BMILGW,
662 CC_OP_BMILGL,
663 CC_OP_BMILGQ,
664
Richard Hendersoncd7f97c2013-01-23 18:17:33 -0800665 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
666 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
667 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
668
Richard Henderson436ff2d2013-01-29 13:38:43 -0800669 CC_OP_CLR, /* Z set, all other flags clear. */
670
bellard2c0262a2003-09-30 20:34:21 +0000671 CC_OP_NB,
Richard Hendersonfee71882013-01-16 16:23:46 -0800672} CCOp;
bellard2c0262a2003-09-30 20:34:21 +0000673
bellard2c0262a2003-09-30 20:34:21 +0000674typedef struct SegmentCache {
675 uint32_t selector;
bellard14ce26e2005-01-03 23:50:08 +0000676 target_ulong base;
bellard2c0262a2003-09-30 20:34:21 +0000677 uint32_t limit;
678 uint32_t flags;
679} SegmentCache;
680
bellard826461b2005-01-06 20:44:11 +0000681typedef union {
bellard664e0f12005-01-08 18:58:29 +0000682 uint8_t _b[16];
683 uint16_t _w[8];
684 uint32_t _l[4];
685 uint64_t _q[2];
bellard7a0e1f42005-03-13 17:01:47 +0000686 float32 _s[4];
687 float64 _d[2];
bellard14ce26e2005-01-03 23:50:08 +0000688} XMMReg;
689
bellard826461b2005-01-06 20:44:11 +0000690typedef union {
691 uint8_t _b[8];
aurel32a35f3ec2008-04-08 19:51:29 +0000692 uint16_t _w[4];
693 uint32_t _l[2];
694 float32 _s[2];
bellard826461b2005-01-06 20:44:11 +0000695 uint64_t q;
696} MMXReg;
697
Juan Quintelae2542fe2009-07-27 16:13:06 +0200698#ifdef HOST_WORDS_BIGENDIAN
bellard826461b2005-01-06 20:44:11 +0000699#define XMM_B(n) _b[15 - (n)]
700#define XMM_W(n) _w[7 - (n)]
701#define XMM_L(n) _l[3 - (n)]
bellard664e0f12005-01-08 18:58:29 +0000702#define XMM_S(n) _s[3 - (n)]
bellard826461b2005-01-06 20:44:11 +0000703#define XMM_Q(n) _q[1 - (n)]
bellard664e0f12005-01-08 18:58:29 +0000704#define XMM_D(n) _d[1 - (n)]
bellard826461b2005-01-06 20:44:11 +0000705
706#define MMX_B(n) _b[7 - (n)]
707#define MMX_W(n) _w[3 - (n)]
708#define MMX_L(n) _l[1 - (n)]
aurel32a35f3ec2008-04-08 19:51:29 +0000709#define MMX_S(n) _s[1 - (n)]
bellard826461b2005-01-06 20:44:11 +0000710#else
711#define XMM_B(n) _b[n]
712#define XMM_W(n) _w[n]
713#define XMM_L(n) _l[n]
bellard664e0f12005-01-08 18:58:29 +0000714#define XMM_S(n) _s[n]
bellard826461b2005-01-06 20:44:11 +0000715#define XMM_Q(n) _q[n]
bellard664e0f12005-01-08 18:58:29 +0000716#define XMM_D(n) _d[n]
bellard826461b2005-01-06 20:44:11 +0000717
718#define MMX_B(n) _b[n]
719#define MMX_W(n) _w[n]
720#define MMX_L(n) _l[n]
aurel32a35f3ec2008-04-08 19:51:29 +0000721#define MMX_S(n) _s[n]
bellard826461b2005-01-06 20:44:11 +0000722#endif
bellard664e0f12005-01-08 18:58:29 +0000723#define MMX_Q(n) q
bellard826461b2005-01-06 20:44:11 +0000724
Juan Quintelaacc68832009-09-29 22:48:58 +0200725typedef union {
Aurelien Jarnoc31da132011-05-15 14:09:18 +0200726 floatx80 d __attribute__((aligned(16)));
Juan Quintelaacc68832009-09-29 22:48:58 +0200727 MMXReg mmx;
728} FPReg;
729
Juan Quintelac1a54d52009-09-29 22:48:59 +0200730typedef struct {
731 uint64_t base;
732 uint64_t mask;
733} MTRRVar;
734
Jan Kiszka5f30fa12009-09-17 18:14:13 +0200735#define CPU_NB_REGS64 16
736#define CPU_NB_REGS32 8
737
bellard14ce26e2005-01-03 23:50:08 +0000738#ifdef TARGET_X86_64
Jan Kiszka5f30fa12009-09-17 18:14:13 +0200739#define CPU_NB_REGS CPU_NB_REGS64
bellard14ce26e2005-01-03 23:50:08 +0000740#else
Jan Kiszka5f30fa12009-09-17 18:14:13 +0200741#define CPU_NB_REGS CPU_NB_REGS32
bellard14ce26e2005-01-03 23:50:08 +0000742#endif
743
Paolo Bonzini0d894362013-07-25 17:05:22 +0200744#define MAX_FIXED_COUNTERS 3
745#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
746
H. Peter Anvina9321a42012-09-26 13:18:43 -0700747#define NB_MMU_MODES 3
j_mayer6ebbf392007-10-14 07:07:08 +0000748
Jan Kiszkad362e752012-02-17 18:31:17 +0100749typedef enum TPRAccess {
750 TPR_ACCESS_READ,
751 TPR_ACCESS_WRITE,
752} TPRAccess;
753
bellard2c0262a2003-09-30 20:34:21 +0000754typedef struct CPUX86State {
755 /* standard registers */
bellard14ce26e2005-01-03 23:50:08 +0000756 target_ulong regs[CPU_NB_REGS];
757 target_ulong eip;
758 target_ulong eflags; /* eflags register. During CPU emulation, CC
bellard2c0262a2003-09-30 20:34:21 +0000759 flags and DF are set to zero because they are
760 stored elsewhere */
761
762 /* emulator internal eflags handling */
bellard14ce26e2005-01-03 23:50:08 +0000763 target_ulong cc_dst;
Richard Henderson988c3eb2013-01-23 16:03:16 -0800764 target_ulong cc_src;
765 target_ulong cc_src2;
bellard2c0262a2003-09-30 20:34:21 +0000766 uint32_t cc_op;
767 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
bellarddb620f42008-06-04 17:02:19 +0000768 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
769 are known at translation time. */
770 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
bellard2c0262a2003-09-30 20:34:21 +0000771
bellard9df217a2005-02-10 22:05:51 +0000772 /* segments */
773 SegmentCache segs[6]; /* selector values */
774 SegmentCache ldt;
775 SegmentCache tr;
776 SegmentCache gdt; /* only base and limit are used */
777 SegmentCache idt; /* only base and limit are used */
778
bellarddb620f42008-06-04 17:02:19 +0000779 target_ulong cr[5]; /* NOTE: cr1 is unused */
Juan Quintela5ee0ffa2009-09-29 22:48:49 +0200780 int32_t a20_mask;
bellard9df217a2005-02-10 22:05:51 +0000781
bellard2c0262a2003-09-30 20:34:21 +0000782 /* FPU state */
783 unsigned int fpstt; /* top of stack index */
Juan Quintela67b8f412009-09-29 22:48:51 +0200784 uint16_t fpus;
Juan Quintelaeb831622009-09-29 22:48:50 +0200785 uint16_t fpuc;
bellard2c0262a2003-09-30 20:34:21 +0000786 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
Juan Quintelaacc68832009-09-29 22:48:58 +0200787 FPReg fpregs[8];
Jan Kiszka42cc8fa2011-06-15 15:17:26 +0200788 /* KVM-only so far */
789 uint16_t fpop;
790 uint64_t fpip;
791 uint64_t fpdp;
bellard2c0262a2003-09-30 20:34:21 +0000792
793 /* emulator internal variables */
bellard7a0e1f42005-03-13 17:01:47 +0000794 float_status fp_status;
Aurelien Jarnoc31da132011-05-15 14:09:18 +0200795 floatx80 ft0;
ths3b46e622007-09-17 08:09:54 +0000796
aurel32a35f3ec2008-04-08 19:51:29 +0000797 float_status mmx_status; /* for 3DNow! float ops */
bellard7a0e1f42005-03-13 17:01:47 +0000798 float_status sse_status;
bellard664e0f12005-01-08 18:58:29 +0000799 uint32_t mxcsr;
bellard14ce26e2005-01-03 23:50:08 +0000800 XMMReg xmm_regs[CPU_NB_REGS];
801 XMMReg xmm_t0;
bellard664e0f12005-01-08 18:58:29 +0000802 MMXReg mmx_t0;
bellard14ce26e2005-01-03 23:50:08 +0000803
bellard2c0262a2003-09-30 20:34:21 +0000804 /* sysenter registers */
805 uint32_t sysenter_cs;
balrog2436b612008-09-25 18:16:18 +0000806 target_ulong sysenter_esp;
807 target_ulong sysenter_eip;
bellard8d9bfc22005-04-23 17:46:55 +0000808 uint64_t efer;
809 uint64_t star;
ths0573fbf2007-09-23 15:28:04 +0000810
bellard5cc1d1e2008-06-04 18:29:25 +0000811 uint64_t vm_hsave;
812 uint64_t vm_vmcb;
bellard33c263d2008-06-04 17:39:33 +0000813 uint64_t tsc_offset;
ths0573fbf2007-09-23 15:28:04 +0000814 uint64_t intercept;
815 uint16_t intercept_cr_read;
816 uint16_t intercept_cr_write;
817 uint16_t intercept_dr_read;
818 uint16_t intercept_dr_write;
819 uint32_t intercept_exceptions;
bellarddb620f42008-06-04 17:02:19 +0000820 uint8_t v_tpr;
ths0573fbf2007-09-23 15:28:04 +0000821
bellard14ce26e2005-01-03 23:50:08 +0000822#ifdef TARGET_X86_64
bellard14ce26e2005-01-03 23:50:08 +0000823 target_ulong lstar;
824 target_ulong cstar;
825 target_ulong fmask;
826 target_ulong kernelgsbase;
827#endif
Glauber Costa1a036752009-10-22 10:26:56 -0200828 uint64_t system_time_msr;
829 uint64_t wall_clock_msr;
Marcelo Tosatti917367a2013-02-19 23:27:20 -0300830 uint64_t steal_time_msr;
Gleb Natapovf6584ee2010-10-24 14:27:55 +0200831 uint64_t async_pf_en_msr;
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +0300832 uint64_t pv_eoi_en_msr;
bellard58fe2f12004-02-16 22:11:32 +0000833
aliguori7ba1e612008-11-05 16:04:33 +0000834 uint64_t tsc;
Will Auldf28558d2012-11-26 21:32:18 -0800835 uint64_t tsc_adjust;
Liu, Jinsongaa82ba52011-10-05 16:52:32 -0300836 uint64_t tsc_deadline;
aliguori7ba1e612008-11-05 16:04:33 +0000837
Jan Kiszka18559232011-03-02 08:56:07 +0100838 uint64_t mcg_status;
Avi Kivity21e87c42011-10-04 16:26:35 +0200839 uint64_t msr_ia32_misc_enable;
Arthur Chunqi Li0779cae2013-07-07 23:13:37 +0800840 uint64_t msr_ia32_feature_control;
Jan Kiszka18559232011-03-02 08:56:07 +0100841
Paolo Bonzini0d894362013-07-25 17:05:22 +0200842 uint64_t msr_fixed_ctr_ctrl;
843 uint64_t msr_global_ctrl;
844 uint64_t msr_global_status;
845 uint64_t msr_global_ovf_ctrl;
846 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
847 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
848 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
bellard8f091a52005-07-23 17:41:26 +0000849
bellard2c0262a2003-09-30 20:34:21 +0000850 /* exception/interrupt handling */
bellard2c0262a2003-09-30 20:34:21 +0000851 int error_code;
852 int exception_is_int;
bellard826461b2005-01-06 20:44:11 +0000853 target_ulong exception_next_eip;
bellard14ce26e2005-01-03 23:50:08 +0000854 target_ulong dr[8]; /* debug registers */
aliguori01df0402008-11-18 21:08:15 +0000855 union {
856 CPUBreakpoint *cpu_breakpoint[4];
857 CPUWatchpoint *cpu_watchpoint[4];
858 }; /* break/watchpoints for dr[0..3] */
bellard3b21e032006-09-24 18:41:56 +0000859 uint32_t smbase;
ths678dde12007-03-31 20:28:52 +0000860 int old_exception; /* exception in flight */
bellard2c0262a2003-09-30 20:34:21 +0000861
Jan Kiszkad8f771d2011-01-21 21:48:21 +0100862 /* KVM states, automatically cleared on reset */
863 uint8_t nmi_injected;
864 uint8_t nmi_pending;
865
bellarda316d332005-11-20 10:32:34 +0000866 CPU_COMMON
bellard2c0262a2003-09-30 20:34:21 +0000867
Jan Kiszkaebda3772011-03-15 12:26:21 +0100868 uint64_t pat;
869
bellard14ce26e2005-01-03 23:50:08 +0000870 /* processor features (e.g. for CPUID insn) */
bellard8d9bfc22005-04-23 17:46:55 +0000871 uint32_t cpuid_level;
Eduardo Habkost90e4b0c2013-04-22 16:00:12 -0300872 uint32_t cpuid_xlevel;
873 uint32_t cpuid_xlevel2;
bellard14ce26e2005-01-03 23:50:08 +0000874 uint32_t cpuid_vendor1;
875 uint32_t cpuid_vendor2;
876 uint32_t cpuid_vendor3;
877 uint32_t cpuid_version;
Eduardo Habkost0514ef22013-04-22 16:00:15 -0300878 FeatureWordArray features;
bellard8d9bfc22005-04-23 17:46:55 +0000879 uint32_t cpuid_model[12];
thseae76292007-04-03 16:38:34 +0000880 uint32_t cpuid_apic_id;
ths3b46e622007-09-17 08:09:54 +0000881
aliguori165d9b82009-01-26 17:53:04 +0000882 /* MTRRs */
883 uint64_t mtrr_fixed[11];
884 uint64_t mtrr_deftype;
Juan Quintelac1a54d52009-09-29 22:48:59 +0200885 MTRRVar mtrr_var[8];
aliguori165d9b82009-01-26 17:53:04 +0000886
aliguori7ba1e612008-11-05 16:04:33 +0000887 /* For KVM */
Jan Kiszkaf8d926e2009-05-02 02:18:38 +0200888 uint32_t mp_state;
Jan Kiszka31827372009-12-14 12:26:17 +0100889 int32_t exception_injected;
Jan Kiszka0e607a82009-11-06 19:39:24 +0100890 int32_t interrupt_injected;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +0100891 uint8_t soft_interrupt;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +0100892 uint8_t has_error_code;
893 uint32_t sipi_vector;
Glauber Costab8cc45d2011-02-03 14:19:53 -0500894 bool tsc_valid;
Joerg Roedelb862d1f2011-07-07 16:13:12 +0200895 int tsc_khz;
Jan Kiszkafabacc02011-10-27 19:25:58 +0200896 void *kvm_xsave_buf;
897
bellard14ce26e2005-01-03 23:50:08 +0000898 /* in order to simplify APIC support, we leave this pointer to the
899 user */
Blue Swirl92a16d72010-06-19 07:47:42 +0000900 struct DeviceState *apic_state;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800901
Andreas Färberac6c4122010-12-19 17:22:41 +0100902 uint64_t mcg_cap;
Andreas Färberac6c4122010-12-19 17:22:41 +0100903 uint64_t mcg_ctl;
904 uint64_t mce_banks[MCE_BANKS_DEF*4];
Andre Przywara1b050072009-09-19 00:30:49 +0200905
906 uint64_t tsc_aux;
Aurelien Jarno5a2d0e52009-10-05 22:41:04 +0200907
908 /* vmstate */
909 uint16_t fpus_vmstate;
910 uint16_t fptag_vmstate;
911 uint16_t fpregs_format_vmstate;
Sheng Yangf1665b22010-06-17 17:53:07 +0800912
913 uint64_t xstate_bv;
914 XMMReg ymmh_regs[CPU_NB_REGS];
915
916 uint64_t xcr0;
Jan Kiszkad362e752012-02-17 18:31:17 +0100917
918 TPRAccess tpr_access_type;
bellard2c0262a2003-09-30 20:34:21 +0000919} CPUX86State;
920
Andreas Färber5fd20872012-04-02 23:20:08 +0200921#include "cpu-qom.h"
922
Andreas Färberb47ed992012-05-02 18:42:46 +0200923X86CPU *cpu_x86_init(const char *cpu_model);
Igor Mammedov62fc4032013-04-29 18:54:13 +0200924X86CPU *cpu_x86_create(const char *cpu_model, DeviceState *icc_bridge,
925 Error **errp);
bellard2c0262a2003-09-30 20:34:21 +0000926int cpu_x86_exec(CPUX86State *s);
Peter Maydelle916cbf2012-09-05 17:41:08 -0300927void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
john cooperb5ec5ce2010-02-20 11:14:59 -0600928void x86_cpudef_setup(void);
Andreas Färber317ac622012-03-14 01:38:21 +0100929int cpu_x86_support_mca_broadcast(CPUX86State *env);
john cooperb5ec5ce2010-02-20 11:14:59 -0600930
bellardd720b932004-04-25 17:57:43 +0000931int cpu_get_pic_interrupt(CPUX86State *s);
bellard2ee73ac2004-05-08 21:08:41 +0000932/* MSDOS compatibility mode FPU exception support */
933void cpu_set_ferr(CPUX86State *s);
bellard2c0262a2003-09-30 20:34:21 +0000934
935/* this function must always be used to load data in the segment
936 cache: it synchronizes the hflags with the segment cache values */
ths5fafdf22007-09-16 21:08:06 +0000937static inline void cpu_x86_load_seg_cache(CPUX86State *env,
bellard2c0262a2003-09-30 20:34:21 +0000938 int seg_reg, unsigned int selector,
bellard8988ae82006-09-27 19:54:02 +0000939 target_ulong base,
ths5fafdf22007-09-16 21:08:06 +0000940 unsigned int limit,
bellard2c0262a2003-09-30 20:34:21 +0000941 unsigned int flags)
942{
943 SegmentCache *sc;
944 unsigned int new_hflags;
ths3b46e622007-09-17 08:09:54 +0000945
bellard2c0262a2003-09-30 20:34:21 +0000946 sc = &env->segs[seg_reg];
947 sc->selector = selector;
948 sc->base = base;
949 sc->limit = limit;
950 sc->flags = flags;
951
952 /* update the hidden flags */
bellard14ce26e2005-01-03 23:50:08 +0000953 {
954 if (seg_reg == R_CS) {
955#ifdef TARGET_X86_64
956 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
957 /* long mode */
958 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
959 env->hflags &= ~(HF_ADDSEG_MASK);
ths5fafdf22007-09-16 21:08:06 +0000960 } else
bellard14ce26e2005-01-03 23:50:08 +0000961#endif
962 {
963 /* legacy / compatibility case */
964 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
965 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
966 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
967 new_hflags;
968 }
969 }
970 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
971 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
972 if (env->hflags & HF_CS64_MASK) {
973 /* zero base assumed for DS, ES and SS in long mode */
ths5fafdf22007-09-16 21:08:06 +0000974 } else if (!(env->cr[0] & CR0_PE_MASK) ||
bellard735a8fd2005-01-12 22:36:43 +0000975 (env->eflags & VM_MASK) ||
976 !(env->hflags & HF_CS32_MASK)) {
bellard14ce26e2005-01-03 23:50:08 +0000977 /* XXX: try to avoid this test. The problem comes from the
978 fact that is real mode or vm86 mode we only modify the
979 'base' and 'selector' fields of the segment cache to go
980 faster. A solution may be to force addseg to one in
981 translate-i386.c. */
982 new_hflags |= HF_ADDSEG_MASK;
983 } else {
ths5fafdf22007-09-16 21:08:06 +0000984 new_hflags |= ((env->segs[R_DS].base |
bellard735a8fd2005-01-12 22:36:43 +0000985 env->segs[R_ES].base |
ths5fafdf22007-09-16 21:08:06 +0000986 env->segs[R_SS].base) != 0) <<
bellard14ce26e2005-01-03 23:50:08 +0000987 HF_ADDSEG_SHIFT;
988 }
ths5fafdf22007-09-16 21:08:06 +0000989 env->hflags = (env->hflags &
bellard14ce26e2005-01-03 23:50:08 +0000990 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
bellard2c0262a2003-09-30 20:34:21 +0000991 }
bellard2c0262a2003-09-30 20:34:21 +0000992}
993
Andreas Färbere9f9d6b2012-05-03 15:37:01 +0200994static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
Blue Swirl0e26b7b2010-06-19 10:42:34 +0300995 int sipi_vector)
996{
Andreas Färber259186a2013-01-17 18:51:17 +0100997 CPUState *cs = CPU(cpu);
Andreas Färbere9f9d6b2012-05-03 15:37:01 +0200998 CPUX86State *env = &cpu->env;
999
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001000 env->eip = 0;
1001 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1002 sipi_vector << 12,
1003 env->segs[R_CS].limit,
1004 env->segs[R_CS].flags);
Andreas Färber259186a2013-01-17 18:51:17 +01001005 cs->halted = 0;
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001006}
1007
Jan Kiszka84273172009-06-27 09:53:51 +02001008int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1009 target_ulong *base, unsigned int *limit,
1010 unsigned int *flags);
1011
bellard2c0262a2003-09-30 20:34:21 +00001012/* wrapper, just in case memory mappings must be changed */
1013static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
1014{
1015#if HF_CPL_MASK == 3
1016 s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
1017#else
1018#error HF_CPL_MASK is hardcoded
1019#endif
1020}
1021
blueswir1d9957a82008-12-13 11:49:17 +00001022/* op_helper.c */
bellard1f1af9f2004-03-31 18:56:43 +00001023/* used for debug or cpu save/restore */
Aurelien Jarnoc31da132011-05-15 14:09:18 +02001024void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1025floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
bellard1f1af9f2004-03-31 18:56:43 +00001026
blueswir1d9957a82008-12-13 11:49:17 +00001027/* cpu-exec.c */
bellard2c0262a2003-09-30 20:34:21 +00001028/* the following helpers are only usable in user mode simulation as
1029 they can trigger unexpected exceptions */
1030void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
bellard6f12a2a2007-11-11 22:16:56 +00001031void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1032void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
bellard2c0262a2003-09-30 20:34:21 +00001033
1034/* you can call this signal handler from your SIGBUS and SIGSEGV
1035 signal handlers to inform the virtual CPU of exceptions. non zero
1036 is returned if the signal was handled by the virtual CPU. */
ths5fafdf22007-09-16 21:08:06 +00001037int cpu_x86_signal_handler(int host_signum, void *pinfo,
bellard2c0262a2003-09-30 20:34:21 +00001038 void *puc);
blueswir1d9957a82008-12-13 11:49:17 +00001039
Andre Przywarac6dc6f62010-03-11 14:38:55 +01001040/* cpuid.c */
1041void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1042 uint32_t *eax, uint32_t *ebx,
1043 uint32_t *ecx, uint32_t *edx);
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001044void cpu_clear_apic_feature(CPUX86State *env);
Jan Kiszkabb44e0d2011-01-21 21:48:07 +01001045void host_cpuid(uint32_t function, uint32_t count,
1046 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
Andre Przywarac6dc6f62010-03-11 14:38:55 +01001047
blueswir1d9957a82008-12-13 11:49:17 +00001048/* helper.c */
1049int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
Blue Swirl97b348e2011-08-01 16:12:17 +00001050 int is_write, int mmu_idx);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -07001051#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
Andreas Färbercc36a7a2013-01-18 15:19:06 +01001052void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
bellard2c0262a2003-09-30 20:34:21 +00001053
liguang59025642013-01-15 08:01:07 +01001054static inline bool hw_local_breakpoint_enabled(unsigned long dr7, int index)
blueswir1d9957a82008-12-13 11:49:17 +00001055{
liguang59025642013-01-15 08:01:07 +01001056 return (dr7 >> (index * 2)) & 1;
1057}
1058
1059static inline bool hw_global_breakpoint_enabled(unsigned long dr7, int index)
1060{
1061 return (dr7 >> (index * 2)) & 2;
1062
1063}
1064static inline bool hw_breakpoint_enabled(unsigned long dr7, int index)
1065{
1066 return hw_global_breakpoint_enabled(dr7, index) ||
1067 hw_local_breakpoint_enabled(dr7, index);
blueswir1d9957a82008-12-13 11:49:17 +00001068}
bellard28ab0e22004-05-20 14:02:14 +00001069
blueswir1d9957a82008-12-13 11:49:17 +00001070static inline int hw_breakpoint_type(unsigned long dr7, int index)
1071{
Jan Kiszkad46272c2009-12-14 12:26:27 +01001072 return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
blueswir1d9957a82008-12-13 11:49:17 +00001073}
1074
1075static inline int hw_breakpoint_len(unsigned long dr7, int index)
1076{
Jan Kiszkad46272c2009-12-14 12:26:27 +01001077 int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
blueswir1d9957a82008-12-13 11:49:17 +00001078 return (len == 2) ? 8 : len + 1;
1079}
1080
1081void hw_breakpoint_insert(CPUX86State *env, int index);
1082void hw_breakpoint_remove(CPUX86State *env, int index);
liguange175bce2013-01-15 13:39:56 +08001083bool check_hw_breakpoints(CPUX86State *env, bool force_dr6_update);
Igor Mammedovd65e9812012-06-19 15:39:46 +02001084void breakpoint_handler(CPUX86State *env);
blueswir1d9957a82008-12-13 11:49:17 +00001085
1086/* will be suppressed */
1087void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1088void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1089void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1090
blueswir1d9957a82008-12-13 11:49:17 +00001091/* hw/pc.c */
bellard3b21e032006-09-24 18:41:56 +00001092void cpu_smm_update(CPUX86State *env);
blueswir1d9957a82008-12-13 11:49:17 +00001093uint64_t cpu_get_tsc(CPUX86State *env);
aliguori6fd805e2008-11-05 15:34:06 +00001094
bellard2c0262a2003-09-30 20:34:21 +00001095#define TARGET_PAGE_BITS 12
ths9467d442007-06-03 21:02:38 +00001096
Richard Henderson52705892010-03-10 14:33:23 -08001097#ifdef TARGET_X86_64
1098#define TARGET_PHYS_ADDR_SPACE_BITS 52
1099/* ??? This is really 48 bits, sign-extended, but the only thing
1100 accessible to userland with bit 48 set is the VSYSCALL, and that
1101 is handled via other mechanisms. */
1102#define TARGET_VIRT_ADDR_SPACE_BITS 47
1103#else
1104#define TARGET_PHYS_ADDR_SPACE_BITS 36
1105#define TARGET_VIRT_ADDR_SPACE_BITS 32
1106#endif
1107
Andreas Färberb47ed992012-05-02 18:42:46 +02001108static inline CPUX86State *cpu_init(const char *cpu_model)
1109{
1110 X86CPU *cpu = cpu_x86_init(cpu_model);
1111 if (cpu == NULL) {
1112 return NULL;
1113 }
1114 return &cpu->env;
1115}
1116
ths9467d442007-06-03 21:02:38 +00001117#define cpu_exec cpu_x86_exec
1118#define cpu_gen_code cpu_x86_gen_code
1119#define cpu_signal_handler cpu_x86_signal_handler
Peter Maydelle916cbf2012-09-05 17:41:08 -03001120#define cpu_list x86_cpu_list
Paolo Bonzinie4a09c92013-07-25 17:05:21 +02001121#define cpudef_setup x86_cpudef_setup
ths9467d442007-06-03 21:02:38 +00001122
j_mayer6ebbf392007-10-14 07:07:08 +00001123/* MMU modes definitions */
1124#define MMU_MODE0_SUFFIX _kernel
1125#define MMU_MODE1_SUFFIX _user
H. Peter Anvina9321a42012-09-26 13:18:43 -07001126#define MMU_MODE2_SUFFIX _ksmap /* Kernel with SMAP override */
1127#define MMU_KERNEL_IDX 0
1128#define MMU_USER_IDX 1
1129#define MMU_KSMAP_IDX 2
Andreas Färber317ac622012-03-14 01:38:21 +01001130static inline int cpu_mmu_index (CPUX86State *env)
j_mayer6ebbf392007-10-14 07:07:08 +00001131{
H. Peter Anvina9321a42012-09-26 13:18:43 -07001132 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1133 ((env->hflags & HF_SMAP_MASK) && (env->eflags & AC_MASK))
1134 ? MMU_KSMAP_IDX : MMU_KERNEL_IDX;
j_mayer6ebbf392007-10-14 07:07:08 +00001135}
1136
Richard Henderson988c3eb2013-01-23 16:03:16 -08001137#define CC_DST (env->cc_dst)
1138#define CC_SRC (env->cc_src)
1139#define CC_SRC2 (env->cc_src2)
1140#define CC_OP (env->cc_op)
Blue Swirlf081c762011-05-21 07:10:23 +00001141
Blue Swirl5918fff2012-04-29 12:21:21 +00001142/* n must be a constant to be efficient */
1143static inline target_long lshift(target_long x, int n)
1144{
1145 if (n >= 0) {
1146 return x << n;
1147 } else {
1148 return x >> (-n);
1149 }
1150}
1151
Blue Swirlf081c762011-05-21 07:10:23 +00001152/* float macros */
1153#define FT0 (env->ft0)
1154#define ST0 (env->fpregs[env->fpstt].d)
1155#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1156#define ST1 ST(1)
1157
blueswir1d9957a82008-12-13 11:49:17 +00001158/* translate.c */
bellard26a5f132008-05-28 12:30:31 +00001159void optimize_flags_init(void);
1160
Paolo Bonzini022c62c2012-12-17 18:19:49 +01001161#include "exec/cpu-all.h"
ths0573fbf2007-09-23 15:28:04 +00001162#include "svm.h"
1163
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001164#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini0d09e412013-02-05 17:06:20 +01001165#include "hw/i386/apic.h"
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001166#endif
1167
Andreas Färber259186a2013-01-17 18:51:17 +01001168static inline bool cpu_has_work(CPUState *cs)
Blue Swirlf081c762011-05-21 07:10:23 +00001169{
Andreas Färber259186a2013-01-17 18:51:17 +01001170 X86CPU *cpu = X86_CPU(cs);
1171 CPUX86State *env = &cpu->env;
Andreas Färber3993c6b2012-05-03 06:43:49 +02001172
Andreas Färber259186a2013-01-17 18:51:17 +01001173 return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
1174 CPU_INTERRUPT_POLL)) &&
Blue Swirlf081c762011-05-21 07:10:23 +00001175 (env->eflags & IF_MASK)) ||
Andreas Färber259186a2013-01-17 18:51:17 +01001176 (cs->interrupt_request & (CPU_INTERRUPT_NMI |
1177 CPU_INTERRUPT_INIT |
1178 CPU_INTERRUPT_SIPI |
1179 CPU_INTERRUPT_MCE));
Blue Swirlf081c762011-05-21 07:10:23 +00001180}
1181
Paolo Bonzini022c62c2012-12-17 18:19:49 +01001182#include "exec/exec-all.h"
Blue Swirlf081c762011-05-21 07:10:23 +00001183
Andreas Färber317ac622012-03-14 01:38:21 +01001184static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
aliguori6b917542008-11-18 19:46:41 +00001185 target_ulong *cs_base, int *flags)
1186{
1187 *cs_base = env->segs[R_CS].base;
1188 *pc = *cs_base + env->eip;
Jan Kiszkaa2397802009-05-10 22:30:53 +02001189 *flags = env->hflags |
H. Peter Anvina9321a42012-09-26 13:18:43 -07001190 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
aliguori6b917542008-11-18 19:46:41 +00001191}
1192
Andreas Färber232fc232012-05-05 01:14:41 +02001193void do_cpu_init(X86CPU *cpu);
1194void do_cpu_sipi(X86CPU *cpu);
Jan Kiszka2fa11da2011-03-02 08:56:08 +01001195
Jan Kiszka747461c2011-03-02 08:56:10 +01001196#define MCE_INJECT_BROADCAST 1
1197#define MCE_INJECT_UNCOND_AO 2
1198
Andreas Färber8c5cf3b2012-05-03 15:22:54 +02001199void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
Jan Kiszka316378e2011-03-02 08:56:09 +01001200 uint64_t status, uint64_t mcg_status, uint64_t addr,
Jan Kiszka747461c2011-03-02 08:56:10 +01001201 uint64_t misc, int flags);
Jan Kiszka2fa11da2011-03-02 08:56:08 +01001202
Blue Swirl599b9a52012-04-28 19:53:52 +00001203/* excp_helper.c */
Blue Swirl77b2bc22012-04-28 19:35:10 +00001204void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1205void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1206 int error_code);
Blue Swirl599b9a52012-04-28 19:53:52 +00001207void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1208 int error_code, int next_eip_addend);
1209
Blue Swirl5918fff2012-04-29 12:21:21 +00001210/* cc_helper.c */
1211extern const uint8_t parity_table[256];
1212uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1213
1214static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1215{
liguang80cf2c82013-05-28 16:21:08 +08001216 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
Blue Swirl5918fff2012-04-29 12:21:21 +00001217}
1218
1219/* NOTE: CC_OP must be modified manually to CC_OP_EFLAGS */
1220static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1221 int update_mask)
1222{
1223 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
liguang80cf2c82013-05-28 16:21:08 +08001224 env->df = 1 - (2 * ((eflags >> 10) & 1));
Blue Swirl5918fff2012-04-29 12:21:21 +00001225 env->eflags = (env->eflags & ~update_mask) |
1226 (eflags & update_mask) | 0x2;
1227}
1228
1229/* load efer and update the corresponding hflags. XXX: do consistency
1230 checks with cpuid bits? */
1231static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1232{
1233 env->efer = val;
1234 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1235 if (env->efer & MSR_EFER_LMA) {
1236 env->hflags |= HF_LMA_MASK;
1237 }
1238 if (env->efer & MSR_EFER_SVME) {
1239 env->hflags |= HF_SVME_MASK;
1240 }
1241}
1242
Blue Swirl6bada5e2012-04-29 14:42:35 +00001243/* svm_helper.c */
1244void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1245 uint64_t param);
1246void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1247
Andreas Färber97a8ea52013-02-02 10:57:51 +01001248/* seg_helper.c */
Blue Swirl599b9a52012-04-28 19:53:52 +00001249void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
Blue Swirle694d4e2011-05-16 19:38:48 +00001250
Andreas Färber518e9d72013-07-03 02:45:17 +02001251void do_smm_enter(X86CPU *cpu);
Blue Swirle694d4e2011-05-16 19:38:48 +00001252
Andreas Färber317ac622012-03-14 01:38:21 +01001253void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
Jan Kiszkad362e752012-02-17 18:31:17 +01001254
Eduardo Habkost29694752013-01-17 18:59:29 -02001255void disable_kvm_pv_eoi(void);
Michael S. Tsirkindc599442012-10-18 00:15:48 +02001256
Eduardo Habkost0668af52013-04-25 15:43:00 -03001257void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
1258 uint32_t feat_add, uint32_t feat_remove);
1259
1260
Eduardo Habkost8b4bedd2013-01-04 20:01:06 -02001261/* Return name of 32-bit register, from a R_* constant */
1262const char *get_register_name_32(unsigned int reg);
1263
Eduardo Habkostcb41bad2013-01-22 18:25:04 -02001264uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index);
Eduardo Habkost8932cfd2013-01-22 18:25:09 -02001265void enable_compat_apic_id_mode(void);
Eduardo Habkostcb41bad2013-01-22 18:25:04 -02001266
Laszlo Ersekdab86232013-03-21 00:23:20 +01001267#define APIC_DEFAULT_ADDRESS 0xfee00000
Igor Mammedovbaaeda02013-04-25 16:05:29 +02001268#define APIC_SPACE_SIZE 0x100000
Laszlo Ersekdab86232013-03-21 00:23:20 +01001269
bellard2c0262a2003-09-30 20:34:21 +00001270#endif /* CPU_I386_H */